#### **Rochester Institute of Technology**

## **RIT Scholar Works**

**Theses** 

5-2018

## **UVM Verification of an SPI Master Core**

Deepak Siddharth Parthipan dp9040@rit.edu

Follow this and additional works at: https://scholarworks.rit.edu/theses

#### **Recommended Citation**

Parthipan, Deepak Siddharth, "UVM Verification of an SPI Master Core" (2018). Thesis. Rochester Institute of Technology. Accessed from

This Master's Project is brought to you for free and open access by RIT Scholar Works. It has been accepted for inclusion in Theses by an authorized administrator of RIT Scholar Works. For more information, please contact ritscholarworks@rit.edu.

#### UVM VERIFICATION OF AN SPI MASTER CORE

by

### Deepak Siddharth Parthipan

#### GRADUATE PAPER

Submitted in partial fulfillment of the requirements for the degree of MASTER OF SCIENCE in Electrical Engineering

| Approved by:                                                                                             |             |
|----------------------------------------------------------------------------------------------------------|-------------|
| Mr. Mark A. Indovina, Lecturer  Graduate Research Advisor, Department of Electrical and Microelectronic  | Engineering |
| Dr. Sohail A. Dianat, Professor  Department Head, Department of Electrical and Microelectronic Engineers | ing         |

DEPARTMENT OF ELECTRICAL AND MICROELECTRONIC ENGINEERING
KATE GLEASON COLLEGE OF ENGINEERING
ROCHESTER INSTITUTE OF TECHNOLOGY
ROCHESTER, NEW YORK

MAY, 2018

| I would like to dedicate this work to my family, my father Parthipan Kempanna Gowder, my   |
|--------------------------------------------------------------------------------------------|
| mother Malarmathy Parthipan, my sister Vaishnavi Parthipan, and friends for their love and |
| support during my thesis.                                                                  |
|                                                                                            |
|                                                                                            |
|                                                                                            |
|                                                                                            |
|                                                                                            |
|                                                                                            |
|                                                                                            |
|                                                                                            |
|                                                                                            |
|                                                                                            |
|                                                                                            |
|                                                                                            |
|                                                                                            |
|                                                                                            |
|                                                                                            |
|                                                                                            |

## **Declaration**

I hereby state that except where explicit references are made to the work of others, that all work and contents of this Graduate Paper are original and have not been submitted in part or whole for consideration for any other qualification in this, or any other University. This UVM Verification of an SPI Master Core Graduate Paper is the result of my work and not a collaborative work, except where explicit references are mentioned.

Deepak Siddharth Parthipan

May, 2018

## Acknowledgements

I would like to thank my advisor, Professor Mark A. Indovina, for his support, guidance, feedback, and encouragement which helped in the successful completion of my graduate research.

### **Abstract**

In today's world, more and more functionalities in the form of IP cores are integrated into a single chip or SOC. System-level verification of such large SOCs has become complex. The modern trend is to provide pre-designed IP cores with companion Verification IP. These Verification IPs are independent, scalable, and reusable verification components. The SystemVerilog language is based on object-oriented principles and is the most promising language to develop a complete verification environment with functional coverage, constrained random testing and assertions. The Universal Verification Methodology, written in SystemVerilog, is a base class library of reusable verification components. This paper discusses a Universal Verification Methodology based environment for testing a Wishbone compliant SPI master controller core. A multi-layer testbench was developed which consists of a Wishbone bus functional model, SPI slave model, driver, scoreboard, coverage analysis, and assertions developed using various properties of SystemVerilog and the UVM library. Later, constrained random testing using vectors driven into the DUT for higher functional coverage is discussed. The verification results shows the effectiveness and feasibility of the proposed verification environment.

## **Contents**

| Co | ontent  | i <b>s</b>              | V   |
|----|---------|-------------------------|-----|
| Li | st of I | Figures                 | xi  |
| Li | st of T | Tables                  | xii |
| 1  | Intr    | oduction                | 1   |
|    | 1.1     | Research Goals          | 2   |
|    | 1.2     | Contributions           | 3   |
|    | 1.3     | Organization            | 3   |
| 2  | Bibl    | iographical Research    | 5   |
| 3  | Syst    | em Verification         | 8   |
|    | 3.1     | State of the art        | 8   |
|    | 3.2     | UVM Overview            | 9   |
|    | 3.3     | UVM Class Hierarchy     | 9   |
|    |         | 3.3.1 UVM Testbench Top | 10  |
|    |         | 3.3.2 UVM Test          | 11  |
|    |         | 3 3 3 LIVM Environment  | 11  |

Contents vi

|     | 3.3.4  | UVM Ag     | gent                           | 1 |
|-----|--------|------------|--------------------------------|---|
|     | 3.3.5  | UVM Se     | equence Item                   | 2 |
|     | 3.3.6  | UVM Se     | equence                        | 2 |
|     | 3.3.7  | UVM Dr     | river                          | 3 |
|     | 3.3.8  | UVM Se     | equencer                       | 3 |
|     | 3.3.9  | UVM M      | onitor                         | 3 |
|     | 3.3.10 | UVM Sc     | oreboard                       | 4 |
| 3.4 | UVM '  | Transactio | n Level Communication Protocol | 4 |
|     | 3.4.1  | Basic Tra  | ansaction Level Communication  | 4 |
|     | 3.4.2  | Analysis   | ports and Exports              | 5 |
| 3.5 | UVM    | Phases .   |                                | 5 |
|     | 3.5.1  | Build Ph   | ase                            | 5 |
|     | 3.5.2  | Connect    | Phase                          | 6 |
|     | 3.5.3  | End of E   | laboration Phase               | 7 |
|     | 3.5.4  | Start of S | Simulation Phase               | 7 |
|     | 3.5.5  | Normal I   | Run Phase                      | 7 |
|     | 3.5.6  | Schedule   | ed Run Phase                   | 7 |
|     |        | 3.5.6.1    | Pre Reset Phase                | 7 |
|     |        | 3.5.6.2    | Reset Phase                    | 8 |
|     |        | 3.5.6.3    | Post Reset Phase               | 8 |
|     |        | 3.5.6.4    | Pre Configure Phase            | 8 |
|     |        | 3.5.6.5    | Configure Phase                | 8 |
|     |        | 3.5.6.6    | Post Configure Phase           | 8 |
|     |        | 3.5.6.7    | Pre Main Phase                 | 8 |
|     |        | 3.5.6.8    | Main Phase                     | 8 |

Contents

|   |      |        | 3.5.6.9 Post Main Phase                         | 19 |
|---|------|--------|-------------------------------------------------|----|
|   |      |        | 3.5.6.10 Pre Shutdown Phase                     | 19 |
|   |      |        | 3.5.6.11 Shutdown Phase                         | 19 |
|   |      |        | 3.5.6.12 Post Shutdown Phase                    | 19 |
|   |      | 3.5.7  | Extract Phase                                   | 19 |
|   |      | 3.5.8  | Check Phase                                     | 19 |
|   |      | 3.5.9  | Report Phase                                    | 20 |
|   |      | 3.5.10 | Final Phase                                     | 20 |
|   | 3.6  | UVM    | Macros                                          | 20 |
| 4 | Syst | em Arc | nitecture 2                                     | 21 |
|   | 4.1  | WISH   | BONE Interface                                  | 21 |
|   | 4.2  | WISH   | BONE I/O Registers                              | 22 |
|   | 4.3  | Serial | Peripheral Interface                            | 24 |
|   | 4.4  | Data T | ransmission                                     | 25 |
|   | 4.5  | Hardw  | are Architecture                                | 27 |
|   |      | 4.5.1  | Design of Clock Generation module (spi_clk_gen) | 27 |
|   |      | 4.5.2  | Serial data transfer module design (spi_shift)  | 29 |
|   |      | 4.5.3  | Top-level module (spi)                          | 29 |
|   | 4.6  | SPI Re | gisters                                         | 29 |
|   |      | 4.6.1  | RxX Register                                    | 29 |
|   |      | 4.6.2  | TxX Register                                    | 30 |
|   |      | 4.6.3  | ASS Register                                    | 30 |
|   |      | 4.6.4  | DIVIDER Register                                | 31 |
|   |      | 4.6.5  | SS Register                                     | 31 |

| Contents | viii |
|----------|------|
|----------|------|

|   |      | 4.6.6   | IE Register                                  | 31 |
|---|------|---------|----------------------------------------------|----|
|   |      | 4.6.7   | LSB Register                                 | 31 |
|   |      | 4.6.8   | Tx_NEG Register                              | 32 |
|   |      | 4.6.9   | Rx_NEG Register                              | 32 |
|   |      | 4.6.10  | GO_BSY Register                              | 32 |
|   |      | 4.6.11  | CHAR_LEN Register                            | 32 |
|   | 4.7  | Limita  | tion of Standard SPI and Advancements        | 33 |
| 5 | Test | Method  | lology and Results                           | 34 |
|   | 5.1  | Testbei | nch Components                               | 34 |
|   |      | 5.1.1   | Test top                                     | 34 |
|   |      | 5.1.2   | spi_interface                                | 35 |
|   |      | 5.1.3   | spi_package                                  | 36 |
|   |      | 5.1.4   | spi_test                                     | 36 |
|   |      | 5.1.5   | spi_environment                              | 36 |
|   |      | 5.1.6   | spi_agent                                    | 36 |
|   |      | 5.1.7   | spi_sequence_item                            | 37 |
|   |      | 5.1.8   | spi_sequence                                 | 37 |
|   |      | 5.1.9   | spi_sequencer                                | 37 |
|   |      | 5.1.10  | spi_driver                                   | 38 |
|   |      | 5.1.11  | spi_monitor                                  | 39 |
|   |      | 5.1.12  | spi_scoreboard                               | 39 |
|   |      | 5.1.13  | wishbone_bfm                                 | 39 |
|   | 5.2  | Testbei | nch Results                                  | 40 |
|   |      | 5.2.1   | SPI Master Controller Synthesis Benchmarking | 40 |

Contents

|    |        | 5.2.2   | Data Tran  | nsactions                                      | 41 |
|----|--------|---------|------------|------------------------------------------------|----|
|    |        |         | 5.2.2.1    | WISHBONE to SPI Master communication using BFM | 41 |
|    |        |         | 5.2.2.2    | SPI Master-Slave communication                 | 41 |
|    |        | 5.2.3   | Coverage   |                                                | 42 |
|    |        |         | 5.2.3.1    | Code Coverage                                  | 43 |
|    |        |         | 5.2.3.2    | Functional Coverage - Signal Level             | 44 |
|    |        |         | 5.2.3.3    | Functional Coverage - Transaction Level        | 45 |
| 6  | Cone   | clusion |            | 4                                              | 48 |
|    | 6.1    | Future  | Work       |                                                | 49 |
| Re | eferen | ces     |            | <del>.</del>                                   | 50 |
| I  | Sour   | ce Cod  | e          | <u> </u>                                       | 54 |
|    | I.1    | SPI To  | p          |                                                | 54 |
|    | I.2    | SPI Cle | ock        |                                                | 69 |
|    | I.3    | SPI Sh  | ift        |                                                | 73 |
|    | I.4    | Define  | s          |                                                | 83 |
|    | I.5    | Test To | р          |                                                | 90 |
|    | I.6    | Interfa | ce         |                                                | 96 |
|    | I.7    | Packag  | ge         |                                                | 98 |
|    | I.8    | Test .  |            |                                                | 00 |
|    | I.9    | Enviro  | nment      |                                                | 03 |
|    | I.10   | Agent   |            |                                                | 05 |
|    | I.11   | Sequen  | nce Item . |                                                | 08 |
|    | I 12   | Seguer  | nce        | 11                                             | 10 |

| X |
|---|
|   |

| I.13 | Sequencer                  |
|------|----------------------------|
| I.14 | Driver                     |
| I.15 | Monitor                    |
| I.16 | Wishbone Bus Funtion Model |
| I.17 | Scoreboard                 |
| I.18 | Coverage                   |
| I.19 | SPI Slave Model            |
| 1.20 | Test defines               |

# **List of Figures**

| 3.1 | UVM hierarchy                      | 10 |
|-----|------------------------------------|----|
| 3.2 | UVM Phases                         | 16 |
| 4.1 | Wishbone Interface                 | 22 |
| 4.2 | SPI Protocol                       | 25 |
| 4.3 | Shift Register                     | 27 |
| 4.4 | SPI Master Architecture            | 28 |
| 5.1 | UVM Testbench model                | 35 |
| 5.2 | UVM Sequencer Driver Communication | 38 |
| 5.3 | WISHBONE to SPI communication      | 42 |
| 5.4 | SPI Master - Slave communication   | 43 |
| 5.5 | Top Level Code Coverage            | 43 |
| 5.6 | Clock Level Code Coverage          | 44 |
| 5.7 | Shift Level Code Coverage          | 44 |
| 5.8 | Signal Coverage                    | 45 |
| 5.9 | Transaction Coverage               | 46 |

## **List of Tables**

| 4.1 | WISHBONE I/O Ports        | 23 |
|-----|---------------------------|----|
| 4.2 | SPI Master core registers | 30 |
| 5.1 | Synthesis Report          | 40 |
| 5.2 | Test Configuration        | 41 |

## Chapter 1

## Introduction

The rapid development of modern integrated circuits not only increased the complexity of integrated circuit (IC) design, but also made the IC verification equally challenging. Around 70% to 80% of the entire design cycle time is allotted to verification, and traditional verification methodologies are no longer able to support current verification requirements [1]. In 2002, the Accellera Systems Initiative released SystemVerilog (SV) a a unified hardware design and verification language. SystemVerilog language was an amalgamation of constructs from different languages such as Vera, Super Log, C, Verilog and VHDL languages. Moreover, in 2005 IEEE standardized (1800-2005) SystemVerilog. SystemVerilog supports behavioral, register transfer level, and gate level descriptions. SystemVerilog also supports testbench development by the inclusion of object-oriented constructs, cover groups, assertions, constrained random constructs, application specific interface to other languages [2].

Universal Verification Methodology (UVM) is a standardized verification methodology for testbench creation an is derived form the Open Verification Methodology (OVM), and also inherits some features from Verification Methodology Manual (VMM). Use of the UVM standard enables an increase in verification productivity by creating a reusable verification platform and

1.1 Research Goals

verification components. The verification results of this work show the effectiveness and feasibility of the proposed verification environment [3]

System on Chip (SoC) is used for intelligent control feature with all the integrated components connected to each other in a single chip. To complete a full system, every SoC must be linked to other system components in an efficient way that allows a faster error-free communication. Data communication between core controller modules and other external devices like external EEPROMs, DACs, ADCs. is critical. Different forms of communication protocols exist such as high throughput protocols like Ethernet, USB, SATA, PCI-Express which are used for data exchanges between whole systems. The Serial Peripheral Interface (SPI) is often considered as light weight communication protocol. The primary purpose of the protocol is that it is suited for communication between integrated circuits for low and medium data transfer rates with onboard peripherals and the serial bus provides a significant cost advantage.

## 1.1 Research Goals

The goal of this research work is to build a effective test bench that validates the SPI master controller with the help of the WISHBONE bus function model and SPI slave model. The goal is achieved with the following objectives:

- To understand SPI protocol architecture and WISHBONE specific requirements, to establish a connection between the test bench components and core controller.
- To apply advanced verification techniques such as Universal Verification Methodology and Coverage Driven Functional Verification.
- To develop a reusable Verification IP for WISBONE compliant SPI master core.

1.2 Contributions 3

### 1.2 Contributions

The major contributions if this work include:

 Research the SPI sub-system architecture, the Universal Verification Methodology, and SystemVerilog.

- Development of a WISBONE bus function model acting as an interface between the test bench and the SPI master device under test (DUT) and SPI slave model in order to make the verification closed loop testing.
- 3. Build hierarchical testbench components using UVM libraries and SystemVerilog constructs, constrained random stimulus, coverage and assertions.
- 4. Verify transmission of data with different character width and data formats.

## 1.3 Organization

The structure of the thesis is as follows:

- Chapter 2: This chapter consists majorly of articles/journals/books that are referred to provide a foundation for building a layered test bench. It also discusses some of the new methodologies and techniques for controller verification.
- Chapter 3: This chapter briefly describes the system verification, various components and methodology associated with it.
- Chapter 4: The system architecture, theory of operation, controller configuration registers of both WISHBONE and SPI described.

1.3 Organization 4

• Chapter 5: SPI test methodology, test bench components and bus function model are discussed in this chapter.

• Chapter 6: This chapter comprises of the verification results, conclusion and possible future work.

## Chapter 2

## **Bibliographical Research**

SPI protocol is one of the widely used serial protocols used in a SoC compared to other protocols such UART and I2C simply because SPI can operate in higher bandwidth and throughput [4]. SPI Protocol typically provides communication between the hosts side microcontroller and slave devices. It is widely used owing to fewer control signals to operate with [5]. At the host side, the specific SPI core studied in this work acts like a WISHBONE compliant slave device. The SPI master core controller consists of three main parts, Serial shift interface, clock generator and WISHBONE interface. The SPI core controller has five 32-bit registers which can be configured through the WISHBONE interface. The serial interface consists of slave select lines, serial clock lines, as well as input and output data lines. The data transfers are full duplex in nature and number of bits per transfer is programmable [6].

It is possible to have high speed SPI Master/Slave Implementation of range 900 – 1000 MHz. The core can be designed with greater ways to control SPI-bus such as the flexibility of handling two slaves at a time. One important feature is configured by programming the control register of the core through which the SPI module can be made to either operate in master or slave mode. During operation, the SPI status register gives information such as the current position of the

data transfer operation, whether the data transfer has completed or not, etc. [7]. Another key feature is the flexibility of designing the SPI Interface IPs for multiple devices using parameterization method. Advanced design techniques, such as Time Sharing Multiplex (TSM), is used to automatically identify the master/slave devices and achieve multi-master devices. Using TSM the disadvantage of communication among multiple devices are overcome [8].

Owing to the increasing complexity of the modern SoC, the verification has become more challenging. In fact 70% of the product development time is spent on complex SoC verification. Reducing the verification effort is the key for time to market challenge. In order to cater to such growing complexity advanced verification methodologies are employed. IP verification requires in depth functional coverage with constraint random simulation technique. Various components such as coverage monitors and scoreboards are used for this purpose [9]. For a communication protocol like the SPI communication protocol, it has to be verified as per the design specifications. Applying constrained random technique for higher functional coverage provides effective verification result [10].

For many years, EDA vendors have been proposing newer verification methodologies and languages. For any system level verification methodology and language to be successful, the key lies in the scalability and reusability of the verification components developed. SystemVerilog with object-oriented programming is considered as one of the most promising techniques for high level function verification for current complex SOC designs. SystemVerilog provide complete verification environment, with direct and constrained random generation, assertion based verification and coverage driven metrics [11].

The Universal Verification Methodology (UVM) is the latest functional verification methodology, it uses base class libraries coded in SystemVerilog. UVM is built upon previous methodology libraries such as Mentor's AVM, Mentor & Cadence's OVM, Verisity's eRM, and Synopsys's VMM-RAL. This standardization allows users to implement verification modules that

are portable and highly compatible. Such modules are called as Verification components. They are encapsulated and made ready to use configurable verification environments for full systems, submodules, or protocols. The comprehensive base class library forms the foundation for such applications. It is simulation-oriented, and performs coverage-driven constrained random verification, assertion-based verification, hardware acceleration or emulation [12].

Pre-designed and pre-verified is the corner stone of any new modern SoC development. IP blocks developed are reusable in nature and for most blocks one or more bus protocols play a very important role to make these IPs to adapt to a plug and play concept thereby increasing the productivity with a reduction in design time. The WISHBONE System on Chip interconnection is a method to connect different IP cores to form integrated circuits. The core objective behind the WISHBONE bus is to create a standard, portable interface that supports both ASIC and FPGA and technology independent [13]. The SPI protocol is developed using other bus protocols such as On-Chip Peripheral Bus [14]. A Bus Function Model (BFM) is use to verify IPs that are compatible with bus protocol such as the WISHBONE bus. The need for such models is to create a standalone interface that can receive transaction from the test bench from one side and on the other side operate as a master device on the bus an behave and send commands to the device under test [15].

## **Chapter 3**

## **System Verification**

### 3.1 State of the art

Hardware description languages are tools used by engineers to specify abstract models of digital circuits to translate them into real hardware, as the design progresses towards completion, hardware verification is performed using Hardware verification languages like SystemVerilog. The purpose of verification is to demonstrate the functional correctness of a design. Verification is achieved by means of a testbench, which is an abstract system that provides stimulus to the inputs of design under test (DUT). Functional verification shows that design implementation is in correspondence to the specification. Typically, the testbench implements a reference model of the functionality that needs to be verified and compare the results from that model with the results of the design under test. The role of functional verification is to verify if the design meets the specification but not to prove it [16].

The traditional approach to functional verification relies on directed tests. Verification engineers conceive and apply a series of critical stimulus directly to the device under test, and check if the result is the expected one. This approach produces quick initial results because little ef-

3.2 UVM Overview 9

fort is required for setting up the verification infrastructure. But as design complexity grows, it becomes a tedious and time-consuming task to write all the tests needed to cover 100% of the design. Random stimuli help to cover the unlikely cases and expose the bugs. However, in order to use random stimuli, the test environment requires automating process to generate random stimulus, there is a need of a block that predicts, keeps track of result and analyses them: a score-board. Additionally, functional coverage is a process used, to check what cases of the random stimulus were covered and what states of the design have been reached. This kind of testbench may require a longer time to develop, however, random based testing can actually promote the verification of the design by covering cases not achieved with directed tests [16].

### 3.2 UVM Overview

The UVM methodology is as a portable, open-source library from the Accellera Systems Initiative, and it should be compatible with any HDL simulator that supports SystemVerilog. UVM is also based on the OVM library which provides some background and maturity to the methodology. A key feature of UVM includes re-usability though the UVM API and guidelines for a standard verification environment. The environment is easily modifiable and understood by any verification engineer that understands the methodology behind it [17].

## 3.3 UVM Class Hierarchy

Figure 3.1 shows a simple UVM testbench class hierarchy. The following UVM components make up the hierarchy.



Figure 3.1: UVM hierarchy

## 3.3.1 UVM Testbench Top

The UVM testbench typically includes one or more instantiations design under test modules and interfaces which connect the DUT with the testbench. Transaction Level Modeling (TLM) interfaces in UVM provide communication methods for sending and receiving transactions between components. A UVM Test is dynamically instantiated at run-time, allowing the UVM testbench to be compiled once and run with many different tests [18].

#### **3.3.2 UVM Test**

The UVM test is the top-level UVM component class under UVM testbench. The UVM Test typically performs keys tasks like: configures values in config class and apply appropriate stimulus by invoking UVM sequences through the environment to the DUT. Base test class instantiates and configure the top-level environment; further individual tests will extend the base test to define scenario-specific environment configurations such as which sequences to run, coverage parameters, etc [18].

#### 3.3.3 UVM Environment

The UVM environment is a container component class that groups together interrelated UVM verification components such as scoreboards, agents or even other environments. The top-level environment is a reusable component that encapsulates all the lower level verification components are targeting the DUT. There can be multiple tests that can instantiate the top-level environment class to generate and send different traffic for the selected configuration. UVM Test can override the default configuration of the top-level environment. Master UVM environment can also instantiate other child environments. Each interface to the DUT can have the separate environment. For example, UVM would be used to create reusable interface environments such as PCIe environment, USB environment, cluster environments, e.g., a CPU environment, IP interface environment, etc [18].

## 3.3.4 UVM Agent

The UVM agent is a container component class. Agent groups together different verification components that are dealing with a particular interface of DUT. The Agent includes other components such as sequencer that manages stimulus flow, the driver that applies stimulus to the

DUT input and monitor that senses the DUT outputs. UVM agents can also include other components, like a TLM model, protocol checkers, and coverage collectors. The sequencer collects the sequences and sends to the driver. The driver then converts a transaction sequence into signal-level at DUT interface. Agent can operate in two kinds of mode active agent and passive agent. Active agent can generate stimulus, whereas passive agents only sense the DUT (sequencer and driver are disabled). Driver has a bidirectional interface to the DUT, while the Monitor has only unidirectional interface[18].

### 3.3.5 UVM Sequence Item

A UVM sequence item is the lowest object present under the UVM hierarchy. The sequence-item defines the transaction data items and constraints imposed on them; for example, AXI transaction and it is used to develop sequences. The concept of the transaction was created to isolate Driver from data generation but to deal with DUT interface pin wiggling activities at the bit level. UVM sequence items can include variables, constraints, and even function call for operating on themselves[18].

## 3.3.6 UVM Sequence

After creating a UVM sequence item, the verification environment has to generate sequences using the sequence item that could be sent to the sequencer. Sequences are a collection of ordered sequence items. The transactions are generated based on the need. Since the sequence item variables are typically random type, sequence helps to constrain or restrict the set of values sent to the DUT. Ultimately helps is reducing simulation time [18].

#### 3.3.7 UVM Driver

A UVM Driver is a component class where the transaction-level sequence item meets the DUT clock/ bit/ pin-level activities. Driver pulls sequences from sequencer as inputs, then converts those sequences into bit-level activities, and finally drive the data onto the DUT interface according to the standard interface protocol. The functionality of driver is restricted to send the appropriate data to the DUT interface. Driver can well off course monitor the transmitted data, but that violates modularity aspects of UVM. Driver uses TLM port (seq\_item\_port) to receive transaction items from sequencer and use interface to drive DUT signals[18].

### 3.3.8 UVM Sequencer

The UVM sequencer controls request and response flow of sequence items between sequences generated and the driver component. UVM sequencer acts like an arbiter to control transaction flow from multiple sequences. UVM sequencer use TLM interface method seq\_item\_export and UVM driver use TLM interface method seq\_item\_import to connect with each other [18].

#### 3.3.9 UVM Monitor

The UVM monitor does things opposite to that of UVM driver. Monitor takes the DUT signal-level/bit-level values and converts into transactions to needs to be sent to the rest of the UVM components such as scoreboard for analysis. Monitor uses analysis port to broadcasts the created transactions. In order to adhere to the modularity of the UVM testbench, comparison with expected output is usually performed in a different UVM component usually scoreboard. UVM monitor can also perform processing on post converted transaction such as collecting the coverage, recording, logging, checking, etc. or delegate the work to other components using monitor's analysis port [18].

#### 3.3.10 UVM Scoreboard

The UVM scoreboard implements checker functionality. The checker usually verifies the DUT response against an expected DUT response. The scoreboard receives output transactions from the monitor through agent analysis ports, and can also receive expected output from a reference module. Finally, the scoreboard compares both received DUT output data versus expected data. A reference model can be written in C, C++, SystemC, or simply a SystemVerilog model. The SystemVerilog Direct Programming Interface (SystemVerilog-DPI) API is used integrate reference models written in C, C++, etc., and allows them to communicate with the scoreboard [18].

## 3.4 UVM Transaction Level Communication Protocol

Transaction refers to a class object that includes necessary information needed for communication between two components. Simple example could be a read or write transaction on a bus. Transaction-level modeling (TLM) is an approach that consists of multiple processes communication with each other by sending transaction back and forth through channels. The channels could be FIFO or mailbox or queue. The advantages of TLM are it abstracts time, abstracts data and abstracts function.

#### **3.4.1** Basic Transaction Level Communication

TLM is basis for modularity and reuse in UVM. The communication happens through method calls. A TLM port specifies the API or function call that needs to be used. A TLM export supplies the implementation of the methods. Connections are between ports and exports and not between components. The ports and exports are parameterized by the transaction type being communicated. TLM supports both blocking (put, get/peek) and non-blocking (try\_put, try\_get/

try\_peek) methods. If there are multiple transaction that needs to be communicated TLM FIFO are used. In this way the producer need not wait until consumer consumes each transaction.

#### 3.4.2 Analysis ports and Exports

Analysis ports supports communication between one to many components. These are primarily used by coverage collectors and scoreboards. The analysis port contains analysis exports connected to it. When a UVM component class calls analysis port write method, then the analysis port iterates through the lists and calls write method of appropriate connected export. Similar to that of TLM FIFO Analysis ports also extends the feature to support multiple transaction.

### 3.5 UVM Phases

All the UVM classes in section 3.3 have different simulation phases. UVM uses phases as ordered steps of execution. Phases are implemented as methods. When deriving a new component class, the testbench simulation will go through different steps to connect, construct and configure each components of the testbench component hierarchy. Moreover, if a particular phase is not needed in some of the component class, it is possible to ignore that particular phase, and the compiler will include in its compilation process. UVM phases are represented in Figure 3.2 [19].

#### 3.5.1 Build Phase

The build phase instantiate UVM components under the hierarchy. Build phase is the only top-down phase among all other UVM phases. For example, the build phase of the env class will construct the classes for the agent and scoreboard [19].



Figure 3.2: UVM Phases

### 3.5.2 Connect Phase

The connect phase connects UVM subcomponents of a class. Connect phase is executed from the bottom up. In this phase, the testbench components are connected using TLM connections. Agent connect phase would connect the monitor to the scoreboard.

#### 3.5.3 End of Elaboration Phase

Under this phase actions such as checking connections, setting up address range, initializing values or setting pointers and printing UVM testbench topology etc. are performed.

#### 3.5.4 Start of Simulation Phase

During start of simulation environment is already configured and ready to simulate. In this phase actions such as setting initial runtime configurations, setting verbosity level of display statements, orienting UVM testbench topology to check for correctness etc., are performed.

#### 3.5.5 Normal Run Phase

The run phase is the main execution phase, actual simulation of code will happen here. Run phase is a task and it will consume simulation time. The run phases of all components in an environment run in parallel. Any component can use either the run phase or the 12 individually scheduled phase. This phase starts at time 0. It is a better practice to use normal run phase task for drivers, monitors and scoreboards.

#### 3.5.6 Scheduled Run Phase

Any component can use either the run phase or the 12 individually scheduled phase.

#### 3.5.6.1 Pre Reset Phase

Actions that need to be performed before the DUT is reset are done in this phase. Starts at 0ns and coincides with the run phase start time.

#### **3.5.6.2** Reset Phase

In this phase, the actual reset of the DUT occurs. This can be accomplished by running a sequence at the reset interface agent. Often, the reset logic is driven from the top level itself.

#### 3.5.6.3 Post Reset Phase

Post reset actions are done in this phase, like verifying that the device under test is in a specific state.

#### 3.5.6.4 Pre Configure Phase

This phase determines the configuration of the device under test.

#### 3.5.6.5 Configure Phase

Sets the device under test to the desired state as determined in pre configure phase. This would typically be register writes, table writes, memory initialization required for the device under test.

#### 3.5.6.6 Post Configure Phase

Follows the configure phase.

#### 3.5.6.7 Pre Main Phase

This phase executes before the main phase.

#### **3.5.6.8** Main Phase

This phase executes and runs the actual test cases.

#### 3.5.6.9 Post Main Phase

Post main phase performs additional tests to verify that device under test behaved correctly based on the main phase.

#### 3.5.6.10 Pre Shutdown Phase

This phase gets ready for shutdown.

#### 3.5.6.11 Shutdown Phase

Shutdown phase performs all end of test checks.

#### 3.5.6.12 Post Shutdown Phase

This phase performs anything that needs to happen after the end of checks are done. Components running in the run phase would end at the same time as the post-shutdown phase of components running in the scheduled phase mode.

#### 3.5.7 Extract Phase

In this phase, actions such as extracting data from scoreboard and DUT (zero-time back door), preparing final statistics and closing file handlers etc. are performed.

#### 3.5.8 Check Phase

Check phase checks the emptiness of the scoreboard, expected FIFOs and any backdoor accesses to memory content.

3.6 UVM Macros

### 3.5.9 Report Phase

The reporting phase is used to furnish simulation results, also write the outputs to file.

#### 3.5.10 Final Phase

Finally, this phase closes all file handles and display any messages.

## 3.6 UVM Macros

UVM macros are important aspect of the methodology. It is basically implemented methods that are useful in classes and in variables. Some of the most commonly used Marcos are:

- 'uvm\_component\_utils This macro registers is used when new 'uvm\_component classes are derived.
- 'uvm\_object\_utils Similar to 'uvm\_component\_utils but instead used with 'uvm\_object.
- 'uvm\_field\_int Registers a variable into factory. And implements functions like compare(), print(), and copy().
- 'uvm\_info During simulation time this macro is used to print useful messages from the UVM environment .
- 'uvm\_error Sends messages with an error tag to the output log.

## **Chapter 4**

## **System Architecture**

#### 4.1 WISHBONE Interface

The WISHBONE System-on-Chip Interconnection Architecture shown in Figure 4.1 for portable and flexible IP Cores enables a design methodology for use with semiconductor IP cores. The WISHBONE interface alleviates System-on-Chip integration problems and results in faster design reuse by allowing different IP cores are connected to form a System-on-Chip. As defined, the WISHBONE bus uses both MASTER and SLAVE interfaces as part of the architecture. IP cores with MASTER interfaces initiate bus cycle transactions, and the participating IP cores with SLAVE interfaces can receive the designated bus cycles transactions. MASTER and SLAVE IP cores communicate through an interconnection interface called the INTERCON. The INTERCON is best thought of as a cloud that contains circuits and allows the communication with SLAVEs. INTERCON includes Point-to-point interconnection, Data flow interconnection, Shared bus interconnection and Crossbar switch interconnection [6]. WISHBONE Bus protocols include the implementation of an arbitration mechanism in centralized or distributed bus arbiters. The bus contention issue during the configuration of WISHBONE bus protocol is settled with



Figure 4.1: Wishbone Interface

the help of a Handshaking protocol and through the deployment of various arbitration schemes such as TDMA, Round Robin, CDMA, Token Passing, Static Priority etc. These strategies are applied based on the specific application in WISHBONE Bus [20].

## **4.2 WISHBONE I/O Registers**

Table. 4.1 refers to the wishbone interface signals used for our Serial Peripheral Interface communication.

• wb\_clk\_i: All internal WISHBONE logic are sampled at the rising edge of the wb\_clk\_i clock input.

Table 4.1: WISHBONE I/O Ports

| Port       | Width | Direction | Description                   |
|------------|-------|-----------|-------------------------------|
| wb_clk_i   | 1     | Input     | Master clock input            |
| wb_rst_i   | 1     | Input     | Asynchronous active low reset |
| wb_int_o   | 1     | Output    | Interrupt signal request      |
| wb_cyc_i   | 1     | Input     | Valid bus cycle               |
| wb_stb_i   | 1     | Input     | Strobe/core select            |
| wb_adr_i   | 32    | Input     | Address bit                   |
| wb_we_i    | 1     | Input     | Write enable                  |
| wb_dat_i   | 32    | Input     | Data input                    |
| wb_dat_o   | 32    | Output    | Data output                   |
| wb_ack_o   | 1     | Output    | Normal bus termination        |
| wb_stall_o | 1     | Output    | Stall communication           |

- wb\_rst\_i: wb\_rst\_i is active low asynchronous reset input and forces the core to restart. All internal registers are preset, to a default value and all state-machines are set to an initial state.
- wb\_int\_o: The interrupt request output is asserted back to the host system when the core needs its service.
- wb\_cyc\_i: When the cycle input wb\_cyc\_i is asserted, it indicates that a valid bus cycle is in progress. It needs to become true on (or before) the first wb\_stb\_i clock and stays true until the last wb\_ack\_o. The logical AND function of wb\_cyc\_i and wb\_stb\_i indicates a valid transfer cycle to/from the core. This logic is usually taken care of by the bus master.
- wb\_stb\_i: The strobe input wb\_stb\_i is true for any bus transaction request. While wb\_stb\_i is true, the other wishbone slave inputs wb\_we\_i, wb\_addr\_i, wb\_data\_i, and wb\_sel\_i are valid and reference the current transaction. The transaction is accepted by the slave core any time when wb\_stb\_i is true, and at the same time, wb\_stall\_o is false.

- wb\_adr\_i: The address array input wb\_adr\_i passes the binary coded address to the core.
   The MSB is at the higher number of the array. Of the all possible 32 address lines, the slave might only be interested in the relevant slave address
- wb\_we\_i: When the signal wb\_we\_i asserted, it indicates that the current bus cycle is a write cycle. When de-asserted, it indicates that the current bus cycle is a read cycle.
- wb\_dat\_i: The data array input wb\_dat\_i is used to pass binary data from the current WISHBONE Master to the core.
- wb\_dat\_o: The data array output wb\_dat\_o is the data returned by the slave to the bus master as a result of any read request.
- wb\_ack\_o: When asserted, the acknowledge output wb\_ack\_o indicates the normal termination of a valid bus cycle. There must be only one clock cycle with wb\_ack\_o high.
- wb\_stall\_o: Controls the flow of data into the slave. It will be true in any cycle when
  the slave can't accept a request from the bus master, and false any time a request can be
  accepted. It allows the slave core to control the flow of requests that need to be serviced
  based on master inputs.

## 4.3 Serial Peripheral Interface

A Serial Peripheral Interface (SPI) module allows synchronous, serial and full duplex communication between a Microcontroller unit and peripheral devices and was developed by Motorola in the mid 1980s. Figure 4.2 represents the structural connection between master and slave core. The SPI bus is usually used to send and receive data between microcontrollers and other small peripherals units such as shift registers, sensors, SD cards, etc. When compared to other proto-

4.4 Data Transmission 25



Figure 4.2: SPI Protocol

cols, the SPI protocol has the advantage of relatively high transmission speed, simple to use, an uses a small number of signal pins. Usually, the protocol divides devices into master and slave for transmitting and receiving the data. The protocol uses a master device to generate separate clock and data signal lines, along with a chip-select line to select the slave device for which the communication has to be established. If there is more than a slave device present, the master device must have multiple chip select interfaces to control the devices [21].

### 4.4 Data Transmission

The SPI bus interface consists of four logic signals lines namely Master Out Slave In (MOSI), Master In Slave Out (MISO), Serial Clock (SCLK) and Slave Select (SS).

Master Out Slave In (MOSI) - The MOSI is a unidirectional signal line and configured as an

4.4 Data Transmission 26

output signal line in a master device and as an input signal line in a slave device. It is responsible for transmission of data in one direction from master to slave.

Master In Slave Out (MISO) - The MOSI is a unidirectional signal line and configured as input signal line in a master device and as an output signal line in a slave device. It is responsible for transmission of data in one direction from slave to master. When a particular slave is not selected, the MISO line will be in high impedance state.

Slave Select (SS) - The slave select signal is used as a chip-select line to select the slave device. It is an active low signal and must stay low for the duration of the transaction.

Serial Clock (SCLK) - The serial clock line is used to synchronize data transfer between both output MOSI and input MISO signal lines. Based on the number of bytes of transactions between the Master and Slave devices, required number of bit clock cycles are generated by the master device and received as input on a slave device [3].

In the standard SPI protocol, when the communication is initiated, the master device configures the system clock (known as SCLK) to a frequency less than or equal to the maximum possible frequency the slave device supports. The usual frequencies for the communication are in the range of 1-100 MHz. Standard SPI protocol supports single master and multiple devices. The master then transmits appropriate chip-select bit to Logic 0 to select the slave device, since the chip-select line is active low. Thus the communication between master and slave is established, unless the current communication cycle is discarded by the master controlling of slave devices are not possible. The clock (SCLK) is used by all the SPI signals to synchronize. The transmissions involve two shift register of a pre-configured word size are present one each at master and slave ends. As shown in Figure 4.3 both the shift registers act as a ring buffer [22]. While shifting out the data usually the least significant bit from the master is sent to the most significant bit position of the slave receive register, and at the same time, the least significant bit of the slave goes to the vacant least significant bit. Both master and slave register acting in a left



Figure 4.3: Shift Register

shift register fashion and the register values are exchanged with respect to SCLK [6]. If more data needs to be exchanged, then the shift registers are loaded with new data, the and the process is repeated. Finally, after the data values are transmitted then master stops toggling the SCLK and it deselects the slave [22].

### 4.5 Hardware Architecture

The designed SPI Master IP core is compatible with the SPI protocol and bus principle. At the host side, the design is equivalent to the slave devices of wishbone bus specification complaint. The overall structure of the Wishbone complaint SPI Master core device can be divided into three functional units(Figure 4.4): Clock generator, Serial Interface and Wishbone Interface [23].

## 4.5.1 Design of Clock Generation module (spi\_clk\_gen)

The clk\_gen is responsible for the generation of the clock signal from the external system clock wb\_clk\_i, in accordance with different frequency factor of the clock register and produce the output signal s\_clk\_o. Since there is no response mechanism for Serial Peripheral Interface, in



Figure 4.4: SPI Master Architecture

order to ensure the reliability of timing, the clk\_gen module can generate reliable serial clock transmission with odd or even frequency division in the register. Clock divider is essential part of digital ASIC and FPGA design, the idea here is to produce frequency relevant to the communication system. Even frequency division is achieved in order to save resources. The core generates the s\_clk\_o by dividing the wb\_clk\_i; Arbitrary clock output frequency is achieved by changing the value of the divider. The expression of s\_clk\_o and wb\_clk\_i is as follows [22].

$$f_{sclk} = f_{wbclk} / (DIVIDER + 1) * 2$$

#### 4.5.2 Serial data transfer module design (spi\_shift)

Serial data transfer module forms the data transfer core module. It is responsible for converting input parallel data into serial output data to transmit at MOSI and convert input MISO serial data into parallel out. The Receive and Transmit register share same flip-flops. It means that what data is received from the input data line in one data transfer will be transmitted on the output line in the next transfer if no write access to the transmit register was performed between the transfers. The advantage of this is it uses fewer hardware resources, therefore, lesser power consumption. [27] SPI Master core in host side acts as a slave device to receive input data, and at the same time as the master device transmits output data [22].

#### 4.5.3 Top-level module (spi)

The role of the top-level module is to get the basic structure of high-speed reusable SPI bus sub-components to work smoothly. Therefore, the top-level of the SPI module controls normal operation of clock generator module and serial data transmission module [22].

## 4.6 SPI Registers

The SPI master core uses the register [24] mentioned in the Table 4.2

## 4.6.1 RxX Register

The Data Receive registers hold the value of data received from the last executed transfer. CTRL register holds the character length field for example if CTRL [9:3] is set to 0x10, bit RxL[15:0] holds the received data. Registers Rx1, Rx2 and Rx3 are not used If character length is less or equal to 32 bits, likewise Registers Rx2 and Rx3 are not used if character length is less than 64

Table 4.2: SPI Master core registers

| Name    | Address | Width | Access | Description                 |
|---------|---------|-------|--------|-----------------------------|
| Rx0     | 0x00    | 32    | R      | Data receive register 0     |
| Rx1     | 0x04    | 32    | R      | Data receive register 1     |
| Rx2     | 0x08    | 32    | R      | Data receive register 2     |
| Rx3     | 0x0C    | 32    | R      | Data receive register 3     |
| Tx0     | 0x00    | 32    | R/W    | Data transmit register 0    |
| Tx1     | 0x04    | 32    | R/W    | Data transmit register 1    |
| Tx2     | 0x08    | 32    | R/W    | Data transmit register 2    |
| Tx3     | 0x0C    | 32    | R/W    | Data transmit register 3    |
| CTRL    | 0x10    | 32    | R/W    | Control and status register |
| DIVIDER | 0x14    | 32    | R/W    | Clock divider register      |
| SS      | 0x18    | 32    | R/W    | Slave select register       |

bits and so on.

## 4.6.2 TxX Register

The Data Receive registers hold the value of data transmitted from the transfer. CTRL register holds the character length field for example if CTRL [9:3] is set to 0x10, bit TxL[15:0] holds the received data. Registers Tx1, Tx2 and Tx3 are not used If character length is less or equal to 32 bits, likewise Registers Tx2 and Tx3 are not used if character length is less than 64 bits and so on.

## 4.6.3 ASS Register

If ASS bit is set, the ss\_pad\_o signal is generated automatically. When the transfer is started by setting CTRL[GO\_BSY], the slave select signal which is selected in SS register is asserted by the SPI controller and is de-asserted after the transfer is finished. If ASS bit is cleared, then the

slave select signals are asserted and de-asserted by writing and clearing the bits in SS register.

#### 4.6.4 DIVIDER Register

The value in this field divides the frequency of the system clock (wb\_clk\_i) to generate the serial clock(s\_clk) on the output sclk\_pad\_o. The desired frequency is obtained according to equation1.

### 4.6.5 SS Register

When CTRL[ASS] bit is cleared, writing 0x1 to any of the bit locations of this field sets the proper ss\_pad\_o line to an active state and writing 0x0 sets the line back to the inactive state. When CTRL [ASS] bit is set, writing 1 to any bit location of this field will select appropriate ss\_pad\_o line to be automatically driven to an active state for the duration of the transfer, and will be driven to an inactive state for the rest of the time.

## 4.6.6 IE Register

When this bit is set, the interrupt output is set active once after a transfer is finished. The Interrupt signal is cleared after a Read or Write to any register.

## 4.6.7 LSB Register

When LSB bit is set to 0x1, the least significant bit is sent first on the line (bit TxL[0]), and the first bit received from the line will be put in the least significant bit position in the Rx register (bit RxL[0]). When this bit is cleared, the MSB is transmitted /received first (CHAR\_LEN field in the CTRL register selects which bit in TxX/RxX register).

## 4.6.8 Tx\_NEG Register

When Tx\_NEG bit is set, the mosi\_pad\_o signal is sent on the falling edge of a sclk\_pad\_o clock signal, or otherwise, the mosi\_pad\_o signal is sent on the rising edge of sclk\_pad\_o.

### 4.6.9 Rx\_NEG Register

When Rx\_NEG bit is set, the miso\_pad\_i signal is received on the falling edge of a sclk\_pad\_o clock signal, or otherwise, the miso\_pad\_i signal is received on the rising edge of sclk\_pad\_o.

## 4.6.10 GO\_BSY Register

Writing 0x1 to this bit starts the transfer and remains set during the transfer. Automatically cleared after the transfer is finished. Writing 0x0 to this bit has no effect.

### 4.6.11 CHAR\_LEN Register

This field specifies the number of bits to be transmitted in one transfer. Can send up to 64 bits in one transfer.

 $CHAR\_LEN = 0x01...1$  bit

 $CHAR\_LEN = 0x02...2 bits$ 

. . .

 $CHAR\_LEN = 0x7f...$  127 bits

 $CHAR\_LEN = 0x00...128 bits$ 

## 4.7 Limitation of Standard SPI and Advancements

Standard SPI communication is a single-master communication. Therefore all the communication can only have one master device active at any time. This limits the functional aspects of the devices that are connected to the SPI topology. To overcome this more advanced designs adopt the parameterization method, identify the master/slave devices automatically and use Time Sharing Multiplex (TSM) technology to control the same slave device at the same time [25].

# Chapter 5

# **Test Methodology and Results**

## **5.1** Testbench Components

The SPI master core is verified along with the SPI slave model. Initially, the SPI master and slave have configured appropriately (for example at the master end no. of bits-32, transmit-posedge, receive-negedge). The basic idea of the verification is to send data from both master and slave ends. And after the transfer is completed verify the exchanged data at both the ends. The Figure. 5.1 shows the testbench module approach. Below each of the components is explained.

## **5.1.1** Test top

The top-level module is responsible for integrating the testbench module with the device under test. This module instantiates two interfaces, one for the master and another for the slave. Then the master interface is wired with SPI master core and likewise slave interface with SPI slave model. The top module also generates the clock and registers the interface into the config database so that other subscribing blocks can retrieve. Finally, the module calls the run\_test function which starts to run the uvm\_root.



Figure 5.1: UVM Testbench model

## 5.1.2 spi\_interface

The interface block declares all the WISHBONE slave logic signals. The communication with the master and slave core happens through WISHBONE bus function model. The block also samples the input and output signals using two different clocking blocks, one for driver and another for the monitor. Clocking block helps to synchronize all logic signals to a particular clock. It also helps to separate the timing details from the structural, functional and procedural elements of the testbench.

#### 5.1.3 spi\_package

The package class typically includes all SystemVerilog testbench components and make the scope available to the entire build process.

#### **5.1.4 spi\_test**

The test class is created by extending the uvm\_test class. Then the class is registered to factory using uvm\_component\_utils macro. In the build phase, the lower level SPI environment class is created and configured. Instead of the run phase, the test class contains two of the twelve scheduled phases. Reset phase typically resets the device under test. The main phase used to create the sequences and start running the sequencer for the required number of tests. Whenever there needs to be a blocking phase execution, phase raise objection is invoked and like to unblock phase drop objection is used.

## 5.1.5 spi\_environment

SPI environment is a container component containing the agent and scoreboard. It is created using uvm\_env virtual base class. In the build phase components within the environment are instantiated. And in the connect phase, the connections are made between components.

## **5.1.6 spi\_agent**

Currently, there is only one agent container component is used within the project. The SPI agent container is configured as an active component. SPI agent is created using uvm\_agent virtual base class. In the build phase, the agent builds Sequencer, Driver and Monitor components. In the connect phase, the driver and sequencer are connected.

#### 5.1.7 spi\_sequence\_item

The data flows through the testbench from component to component in the form of packets called as transaction class or sequence item. The SPI sequence item class is created by extending the uvm\_sequence\_item class. The transaction packet consists of register configuration items (control, divider, and slave select) and data items (input, output and expected) for both master and slave. Then register the class and properties to factory using uvm\_object\_utils macro. A constructor function is defined for the sequence item. Randomization is applied to sequence items.

#### 5.1.8 spi\_sequence

The user-defined SPI sequence class uses uvm\_sequence as its virtual base class. This class is a parameterized class with the parameter being the SPI sequence item associated with this sequence. Body() method is called, and code within this method gets executed when the sequence is run. Objections are typically raised and dropped in the pre\_body() and post\_body() methods of a sequence. Within the body() method the register sequence items and the data sequence items are constrained randomized.

## 5.1.9 spi\_sequencer

SPI sequencer is the component that runs the sequences. The sequencer has a built-in port called sequence\_item\_export to communicate with the driver. Through this port, the sequencer can send a request item to the driver and receive a response item from the driver. This class is parameterized with SPI sequence item.



Figure 5.2: UVM Sequencer Driver Communication

## 5.1.10 spi\_driver

SPI driver is the component along with WISHBONE bus function model that takes the generated sequence item from the sequencer and drives it into the DUT according to WISHBONE protocol. The driver is created extending uvm\_driver. In order to drive the data virtual interface handle is passed to the driver during the build phase. The SPI driver initially calls the WISHBONE reset method. Then a forever thread is created. In this thread initially, the driver gets the next sequence item from sequencer using the seq\_item\_port method. This synchronizes with the body function of the sequence as given in the Figure 5.2 and packet is driven into the DUT using the bus function model. In the end, the driver waits for transfer complete interrupt to repeat the thread loop.

#### 5.1.11 spi\_monitor

SPI monitor senses the response from the DUT. In order to monitor the data, virtual interface handle is passed to monitor during the build phase. The monitor is created extending uvm\_monitor. Initially, the monitor waits for the first SPI data transfer to begin. Then In the forever thread, the monitor waits for the SPI data transfer to complete. SPI monitor uses WISHBONE bus function model to read the response data from DUT. The sequence-item data packet containing the actual and expected output is now broadcast to the environment using analysis write port. The monitor then waits again for a new transfer to being, and this process repeats in a loop.

#### 5.1.12 spi\_scoreboard

SPI scoreboard is the component which has transaction level checkers and coverage collectors to verify the functional correctness of a given DUT. Scoreboard class is extended from the uvm\_scoreboard base class. TLM analysis FIFOs to connect to the monitor. In the run phase, the input packet is retrieved from the driver, while the output packet is retrieved from the monitor. Then the transaction level functional coverage method is performed using a sampling method to get the coverage. In the end, then when the report phase is invoked the results are displayed.

## 5.1.13 wishbone\_bfm

The WISHBONE bus function model at the driver side transfers the transaction level packets into WISHBONE specific pin level data. At the monitor side, it receives the pin level activities WISHBONE and wraps into transaction packets for higher level modules to use. WISHBONE bus function module implements three methods write, read and reset. The bus function module is non-synthesizable code and written using SystemVerilog.

## **5.2** Testbench Results

The functional verification of the SPI core controller was carried out successfully with the following results.

## 5.2.1 SPI Master Controller Synthesis Benchmarking

The project aims to create a functional verification environment for SPI controller. For this purpose the IP core was reused from Opencores, but with some modification. The logic synthesis of the module was performed in the TSMC 180nm, 65nm and SAED 32nm technology. Area, Power and Timing of the final module were captured Table 5.1

Table 5.1: Synthesis Report

|                        | <u> </u>                       |         |         |          |
|------------------------|--------------------------------|---------|---------|----------|
| Туре                   | Technology node                | 32 nm   | 65 nm   | 180 nm   |
|                        | Sequential Area $(\mu m^2)$    | 2096.68 | 2520.35 | 18990.41 |
| Area                   | Combinational Area $(\mu m^2)$ | 2527.97 | 2209.68 | 17071.08 |
|                        | Buf/Inv Area ( $\mu m^2$ )     | 314.37  | 71.28   | 1862.78  |
|                        | Total Area $(\mu m^2)$         | 5847.47 | 4730.03 | 36061.50 |
|                        | Internal Power $(\mu W)$       | 32.59   | 47.34   | 335.80   |
| Power                  | Switching Power (µW)           | 1.844   | 3.58    | 74.86    |
|                        | Leakage Power $(\mu W)$        | 452.2   | 0.189   | 0.145    |
|                        | Total Power $(\mu W)$          | 486.6   | 51.11   | 410.8    |
| Timing                 | Slack (ns)                     | 18.375  | 17.958  | 12.983   |
| DFT Coverage           |                                | 100%    | 100%    | 100%     |
| Latency (Clock cycles) |                                |         |         |          |

#### **5.2.2 Data Transactions**

The results published are for below Table 5.2 configuration for a regression run of 10 Million tests.

Table 5.2: Test Configuration

| Data Transfer | Sent First | Transmit | Receive |
|---------------|------------|----------|---------|
| 32bit         | MSB        | posedge  | negedge |

#### 5.2.2.1 WISHBONE to SPI Master communication using BFM

The communication between the WISHBONE and SPI master is performed using WISHBONE bus function model. The model mainly implements read, write and reset functionalities w.r.t WISHBONE B.3 protocol. In the below Figure. 5.3 shows the WISHBONE protocol. Initially when there is a write data is involved cycle, strobe and write enable signals along with select lines of WISHBONE are asserted to 0x1 by the bus master. The WISHBONE address and data at the same time is placed on the bus. The bus model waits until a receive acknowledgment from the slave is received. Then the bus master frees the bus by terminating the cycle signal to 0x0. For example, if the control register needs to be configured, then control register address 0x10 is sent along with the data value 0x2200, referred at reference 1 in the Figure. 5.3. Correspondingly, the SPI control select flag is selected, and in the next cycle, the value is written to the local control register of the device under test.

#### **5.2.2.2** SPI Master-Slave communication

The master and slave communication in Figure. 5.4 is synchronized to sclk\_pad clock, which is synchronized to the wb\_clk base clock. Before the start of transfer, the master and slave configure its control register. Control register contains flags like tx\_negedge/rx\_posedge, which



Figure 5.3: WISHBONE to SPI communication

determines the sampling edge of send and receive signal. These two flags should have opposite values to each other since the SPI read input and write output takes place at the same single buffer in a shift register fashion. The master also configures its divider register and slave select register. Once all SPI registers are initially set up, then go flag of the control signal is asserted, which starts the transfer. The testbench uses the flag transfer in progress to synchronize driver and monitor respective forever loop part. Finally as given in Figure. 5.4 after 32 clock cycles, the transfer in progress signal is de-asserted and thus informs the end of communication for the WISHBONE interface to collect the data.

## 5.2.3 Coverage

Functional coverage is essential to any verification plan, in the project it the coverage is retrieved using Cadence Integrated Metrics Centre tool. Functional coverage is a way to tell the effectiveness of the test plan. Functional coverage infers results such if an end to end code checked if an important set of values corresponding to interface or design requirement and boundary



Figure 5.4: SPI Master - Slave communication

conditions have been exercised or not. 100% Functional coverage combined with 100% Code coverage indicates the exhaustiveness of the verification plan coverage.

#### **5.2.3.1** Code Coverage

Tools such as Cadence Integrated Metrics Centre can automatically calculate the code coverage metric. Code coverage tracks information such what lines of code or expression or block have been exercised. However, code coverage is not exhaustive and cannot detect conditions that or not present in the code. To address these deficiencies, we go for functional coverage.



Figure 5.5: Top Level Code Coverage

Figure. 5.5 shows the code coverage for the SPI Top level module. Block coverage is not

100% because not all sections of the code are covered for example for transactions above 32bit higher order SPI receive buffers are not covered. Expression coverage is 100% except for the WISHBONE interrupt acknowledgment section. Finally, toggle coverage is low because for all the input, output wires and registers possible inputs zero's and ones are not covered.

| Ex JNN Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Overall Average Grade | Overall Covered                      |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------------------------------|
| ▲   Overall  Ove | 66.74%                | 425 / 887 (47.91%)                   |
| <b>⊿ </b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 66.74%                | 425 / 887 (47.91%)                   |
| <b>₩</b> Block                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 75.07%                | 83 / 132 (62.88%)                    |
| Expression                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 89.7%                 | 46 / 51 (9 <b>0</b> .2%)             |
| 📆 Toggle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 35.45%                | 296 / 7 <b>0</b> 4 (42. <b>0</b> 5%) |

Figure 5.6: Clock Level Code Coverage

Figure. 5.6 shows the code coverage for the SPI Top level module.



Figure 5.7: Shift Level Code Coverage

Figure. 5.7 shows the code coverage for the SPI Top level module. Block coverage is less because not all possible data transfer rates are exercised.

#### **5.2.3.2** Functional Coverage - Signal Level

Signal level functional coverage at Figure. 5.8 is usually applied in the monitor component of the UVM test bench. Signal level exercise the checking at the DUT output pin level. At SPI signal

Cover Gro.. Assertions Cover groups Ex Name INR Overall Average Grade Overall Covered 6 / 8 (75%) 83 33% spi\_coverage∷spi\_sig\_cg 67.33% 300 / 5200 (5.77%) B spi\_coverage::spi\_trans\_cg Showing 2 items Overall Average Grade Ex UN Name Overall Covered 2 / 2 (100%) ✓ 100% 🖺 cp dut mosi 🖁 cp\_dut\_miso **■** 100% 2 / 2 (100%) 2 / 4 (50%) 50% A/8 cr\_mosi\_miso Showing 3 items Abstract Expand Ex UR Name cp\_dut\_mosi cp\_dut\_miso Overall Average Grade ▼ Overall Covered Score 1 / 1 (100%) a low,low Inw low **✓** 100% 500147 1 / 1 (100%) 499853 a high, high high high ✓ 100% 🚜 low,high low high 0% 0 / 1 (0%) 0 / 1 (0%) hiah # high,low **1**0%

level below three coverpoints are incorporated:

Figure 5.8: Signal Coverage

- cp\_dut\_mosi: In this coverpoint mosi output line between the master and slave is checked.

  It has two bins of low bit(0x0) and high bit(0x1). Both the bins are covered 100%
- cp\_dut\_miso: In this coverpoint miso output line between the master and slave is checked. It has two bins of low bit(0x0) and high bit(0x1). Both the bins are covered 100%
- cp\_mosi\_miso: This coverpoint gives the cross cover of the both cp\_dut\_mosi and cp\_dut\_mosi. It results in total of 2x2 bins. However, only 50% of the bins are hit because the sampling for cross cover happens at the wb\_clk master clock and not the sclk clock signal.

#### 5.2.3.3 Functional Coverage - Transaction Level

Transaction level functional coverage at Figure. 5.9 is usually applied in the scoreboard component of the UVM test bench. Signal level exercises the checking at the DUT transaction class

UNR Overall Average Grade Overall Covered h spi\_coverage::spi\_sig\_cg 83.33% 6 / 8 (75%) h spi\_coverage::spi\_trans\_cg 67.33% 300 / 5200 (5.77%) Showing 2 item x IN Name Overall Average Grade Overall Covered 🖺 cp\_sg\_mosi\_in ✓ 100% 50 / 50 (100%) ✓ 100% 50 / 50 (100%) 🖺 cp\_sg\_mosi\_out ✓ 100% 50 / 50 (100%) 🖺 cp sq miso in 🖺 cp\_sg\_miso\_out **100%** 50 / 50 (100%) AxB cr\_mosi\_master 2% 50 / 2500 (2%) AxB cr\_miso\_master 2% 50 / 2500 (2%) Showing 6 items Abstract Expand Overall Average Grade ▼ Overall Covered Ex UN Name cp\_sg\_mosi\_in cp\_sg\_mosi\_out ■ auto[858993450:944892794],auto[858993450:944892794] auto[858993450:944892794] auto[858993450:944892794] ✓ 100% 1 / 1 (100%) 19766 auto[4123168560:4209067904],auto[4123168560:420906... auto[4123168560:4209067904] auto[4123168560:4209067904] **✓** 100% 1 / 1 (100%) 20053 auto[2319282315:2405181659],auto[2319282315:240518... auto[2319282315:2405181659] auto[2319282315:2405181659] ✓ 100% 1/1(100%) 20159 auto[3178275765:3264175109],auto[3178275765:326417... auto[3178275765:3264175109] auto[3178275765:3264175109] **✓ 100%** 1 / 1 (100%) 19858 auto[3865470525:3951369869],auto[3865470525:395136...auto[3865470525:3951369869]

#### outputs. At SPI signal level below six coverpoints are incorporated:

Figure 5.9: Transaction Coverage

auto[3865470525:3951369869]

**100%** 

1 / 1 (100%)

20043

- cp\_sg\_mosi\_in: This coverpoint exercises input packets expected master data. Auto bin max value of 50 for this coverpoint owing to reduced regression time availability. Ideally, this should be auto bin max.
- cp\_sg\_mosi\_out: This coverpoint exercises output packets expected master data. Auto bin max value of 50 for this coverpoint owing to reduced regression time availability. Ideally, this should be auto bin max.
- cp\_sg\_miso\_in: This coverpoint exercises input packets expected slave data. Auto bin max value of 50 for this coverpoint owing to reduced regression time availability. Ideally, this should be auto bin max.
- cp\_sg\_miso\_out: This coverpoint exercises output packets expected slave data. Auto bin

max value of 50 for this coverpoint owing to reduced regression time availability. Ideally, this should be auto bin max.

- cr\_mosi\_master: Cross cover of cp\_sg\_mosi\_in and cp\_sg\_mosi\_out is checked in this coverpoint. It verifies if the actual DUT output is equal to expected DUT output. Only 2% of the bins are covered because between actual and expected only one of the 50 bins would be covered and also 50/50\*50=2%.
- cr\_miso\_master: Cross cover of cp\_sg\_miso\_in and cp\_sg\_miso\_out is checked in this coverpoint. It verifies if the actual DUT output is equal to expected DUT output. Only 2% of the bins are covered because between actual and expected only one of the 50 bins would be covered and also 50/50\*50=2%.

# Chapter 6

## **Conclusion**

In this work, a reusable SystemVerilog based UVM environment is created for an SPI master core controller. The verification environment is built around WISHBONE System on Chip bus thus making both core IP, and verification IP easy to integrate. Configuration capability is provided to configure the testbench to suit different protocol characteristics. The testbench enables to verify and validate the full duplex data transfer between the master core and slave core for various character lengths and data formats respectively.

An SPI slave model was created to enhance the SPI master core verification as end to end feasible. In addition, a WISHBONE BFM was successfully established to form the link between the testbench components and the device under test. The WISHBONE BFM provides basic read and write functionalities. Functional coverage was successfully integrated into the testing environment in order to achieve coverage driven verification metrics.

6.1 Future Work

## **6.1** Future Work

• The SPI master controller can be enhanced to include First In-First-Out buffers to accept data at different clock rates.

- The SPI master controller can be extended to advanced WISHBONE B4 specification.
- The tests can be further extended to other configurations of SPI master controller so that 100% code coverage can be achieved.

- [1] W. Ni and J. Zhang, "Research of reusability based on UVM verification," in 2015 IEEE 11th International Conference on ASIC (ASICON), Nov 2015, pp. 1–4.
- [2] K. Fathy and K. Salah, "An Efficient Scenario Based Testing Methodology Using UVM," in 2016 17th International Workshop on Microprocessor and SOC Test and Verification (MTV), Dec 2016, pp. 57–60.
- [3] P. Rajashekar Reddy, P. Sreekanth, and K. Arun Kumar, "Serial Peripheral Interface-Master Universal Verification Component using UVM," *International Journal of Advanced Scientific Technologies in Engineering and Management Sciences*, vol. 3, p. 27, 06 2017.
- [4] R. Prasad and C. S. Rani, "UART IP CORE VERIFICATION BY USING UVM," *IRF International Conference*, 15 2016.
- [5] P. Roopesh D, P. Siddesha K, and B. M. Kavitha Narayan, "RTL DESIGN AND VERI-FICATION OF SPI MASTER-SLAVE USING UVM," *International Journal of Advanced Research in Electronics and Communication Engineering*, vol. 4, p. 4, 08 2015.
- [6] K. Aditya, M. Sivakumar, F. Noorbasha, and P. B. Thummalakunta, "Design and Functional Verification of A SPI Master Slave Core Using SystemVerilog," *International Journal Of Computational Engineering Research*, 05 2018.

[7] N. Anand, G. Joseph, S. S. Oommen, and R. Dhanabal, "Design and implementation of a high speed Serial Peripheral Interface," in 2014 International Conference on Advances in Electrical Engineering (ICAEE), Jan 2014, pp. 1–3.

- [8] T. Liu and Y. Wang, "IP design of universal multiple devices SPI interface," in *Anti-Counterfeiting, Security and Identification (ASID), 2011 IEEE International Conference on.* IEEE, 2011, pp. 169–172.
- [9] D. Ahlawat and N. K. Shukla, "DUT Verification Through an Efficient and Reusable Environment with Optimum Assertion and Functional Coverage in SystemVerilog," *International Journal of Advanced Computer Science and Applications*, vol. 5, no. 4, 2014.
- [10] N. Gopal, "SPI Controller Core: Verification," SSRG International Journal of VLSI & Signal Processing, vol. 2, 09 2015.
- [11] Z. Zhou, Z. Xie, X. Wang, and T. Wang, "Development of verification envioronment for SPI master interface using SystemVerilog," in *Signal Processing (ICSP)*, 2012 IEEE 11th International Conference on, vol. 3. IEEE, 2012, pp. 2188–2192.
- [12] J. Francesconi, J. A. Rodriguez, and P. M. Julian, "UVM based testbench architecture for unit verification," in *Micro-Nanoelectronics, Technology and Applications (EAMTA)*, 2014 Argentine Conference on. IEEE, 2014, pp. 89–94.
- [13] A. K. Swain and K. Mahapatra, "Design and verification of WISHBONE bus interface for System-on-Chip integration," in *India Conference (INDICON)*, 2010 Annual IEEE. IEEE, 2010, pp. 1–4.
- [14] A. K. Oudjida, M. L. Berrandjia, A. Liacha, R. Tiar, K. Tahraoui, and Y. N. Alhoumays, "Design and test of general-purpose SPI Master/Slave IPs on OPB bus," in *Systems Signals and Devices (SSD)*, 2010 7th International Multi-Conference on. IEEE, 2010, pp. 1–6.

[15] Mahendra.B.M and Ramachandra.A.C, "Bus Functional Model Verification IP Development of AXI Protocol," *International Conference on Engineering Technology and Science*, vol. 3, 02 2014.

- [16] P. Araujo, "Development of a reconfigurable multi-protocol verification environment using UVM methodology," *FACULDADE DE ENGENHARIA DA UNIVERSIDADE DO PORTO*, pp. 1 149, 06 2014.
- [17] C. Spear and G. Tumbush, *SystemVerilog for Verification: A Guide to Learning the Test*bench Language Features, 3rd ed. Springer Publishing Company, Incorporated, 2012.
- [18] A. B. Mehta, ASIC/SoC Functional Design Verification: A Comprehensive Guide to Technologies and Methodologies, 1st ed. Springer Publishing Company, Incorporated, 2017.
- [19] IEEE, "IEEE Standard for Universal Verification Methodology Language Reference Manual," *IEEE Std 1800.2-2017*, pp. 1–472, May 2017.
- [20] M. Sharma and D. Kumar, "Wishbone bus Architecture A Survey and Comparison," *CoRR*, vol. abs/1205.1860, 2012. [Online]. Available: http://arxiv.org/abs/1205.1860
- [21] IEEE, "IEEE Standard for SystemVerilog–Unified Hardware Design, Specification, and Verification Language," *IEEE Std 1800-2017 (Revision of IEEE Std 1800-2012)*, pp. 1–1315, Feb 2018.
- [22] D. V. Veda Patil, Vijay Dahake and E. Pinto, "Implementation of SPI Protocol in FPGA," International Journal Of Computational Engineering Research, vol. 3, pp. 142 – 147, 01 2013.
- [23] S. Ananthula, M. K. Kumar, and J. K. Bhandari, "Design and Verification of Serial Periph-

eral Interface," *International Journal of Engineering Development and Research (IJEDR)*, vol. 1, pp. 130 – 136, Dec. 2014.

- [24] Srot and Simon, *SPI Master core specification*, 2004. [Online]. Available: https://opencores.org/project/spi
- [25] R. Herveille, *SPI Core Specifications*, 2003. [Online]. Available: https://opencores.org/project/simple\_spi

# Appendix I

# **Source Code**

```
12
     /* Wishbone signals */
13
     wb_clk_i, wb_rst_i, wb_adr_i, wb_dat_i, wb_dat_o, wb_sel_i,
14
     wb_we_i, wb_stb_i, wb_cyc_i, wb_ack_o, wb_err_o, wb_int_o,
15
16
     /*SPI signals */
17
     ss_pad_o, sclk_pad_o, mosi_pad_o, miso_pad_i,
18
     /* Scan Insertion */
19
     scan_in0 , scan_en , test_mode , scan_out0 , tip // ,reset , clk
20
21);
22 /*-----Wishbone signals
23
     input
                                      wb_clk_i;
                                                       // master
        clock input
24
                                                         //
     input
                                      wb_rst_i;
        synchronous active high reset
                                                         // lower
25
     input
                                [4:0] wb_adr_i;
        address bits
26
     input
                             [32-1:0] wb_dat_i;
                                                         // databus
         input
                                                        // databus
27
     output
                             [32-1:0] wb_dat_o;
         output
                                                        // byte
28
                                [3:0] wb_sel_i;
     input
        select inputs
```

```
// write
29
    input
                                 wb_we_i;
      enable input
30
    input
                                 wb_stb_i;
                                            // stobe/
      core select signal
                                                // valid
31
    input
                                 wb_cyc_i;
      bus cycle input
32
                                                // bus
    output
                                 wb_ack_o;
      cycle acknowledge output
33
                                                //
    output
                                 wb_err_o;
      termination w/ error
34
    output
                                 wb_int_o;
                                                //
     interrupt request signal output
output ['SPI_SS_NB-1:0] ss_pad_o; // slave
36
      select
                                 sclk_pad_o; // serial
37
    output
      clock
38
    output
                                 mosi_pad_o;
                                                // master
      out slave in
                                 miso_pad_i; // master
39
    input
      in slave out
                                               // system
   //input
40
                                reset;
      reset
```

```
41
    //input
                                        clk;
                                                            // system
       clock
42
     input
                                         scan_in0;
                                                            // test
        scan mode data input
                                         scan_en;
43
     input
                                                             // test
        scan mode enable
                                                             // test
44
     input
                                         test_mode;
        mode select
                                         scan_out0;
45
                                                            // test
     output
        scan mode data output
46
     output
                                         tip;
47
48
                               [32-1:0] wb_dat_o;
     reg
49
                               [32-1:0] wb_dat;
     reg
50
     reg
                                         wb_ack_o;
51
                                         wb_int_o;
     reg
52
                ['SPI_CTRL_BIT_NB-1:0] ctrl;
     reg
53
     reg
                ['SPI_DIVIDER_LEN-1:0] divider;
                       [ SPI_SS_NB - 1:0] ss;
54
     reg
55
     reg
                                         scan_out0;
56
     // Internal signals
57
     wire
                   [ ^{\circ}SPI_MAX_CHAR-1:0] rx;
                                                             // Rx
        register
```

```
58
     wire
                                      rx_negedge;
                                                      // miso is
        sampled on negative edge
                                     tx_negedge; // mosi is
59
     wire
       driven on negative edge
     wire ['SPI_CHAR_LEN_BITS-1:0] char_len;
60
                                                       // char
       len
61
     wire
                                     go;
                                                       // go
                                                       // 1sb
62
     wire
                                     lsb;
       first on line
63
     wire
                                     ie;
                                                       //
      interrupt enable
64
                                                       //
     wire
                                      ass;
       automatic slave select
                                      spi_divider_sel; // divider
65
     wire
      register select
66
     wire
                                      spi_ctrl_sel; // ctrl
       register select
     wire
                               [3:0] spi_tx_sel; // tx_l
67
      register select
68
     wire
                                      spi_ss_sel;
                                                      // ss
      register select
69
                                      tip;
                                                       //
     reg
       transfer in progress
70
     wire
                                     pos_edge;
                                                       //
       recognize posedge of sclk
```

```
71
                                                           //
     wire
                                        neg_edge;
        recognize negedge of sclk
72
     wire
                                        last_bit;
                                                           // marks
        last character bit
73 //-
74
     spi_clock_gen clock_gen (.clk_in(wb_clk_i), .rst(wb_rst_i), .
        go(go), .enable(tip), .last clk(last bit),
75
                                .divider(divider), .clk_out(
                                   sclk_pad_o), .pos_edge(pos_edge),
76
                                . neg_edge(neg_edge));
77
                                //. scan_in0(scan_in0), .scan_en(
                                   scan_en), .test_mode(test_mode), .
                                   scan_out0(scan_out0), .reset(reset
                                   ), .clk(clk));
78 //-
     spi_shift shift (.clk_shift(wb_clk_i), .rst(wb_rst_i), .len(
79
        char_len['SPI_CHAR_LEN_BITS-1:0]),
80
                       . latch (spi_tx_sel[3:0] & \{4\{wb_we_i\}\}\), .
                          byte_sel(wb_sel_i), .lsb(lsb),
81
                       .go(go), .pos_edge(pos_edge), .neg_edge(
                          neg_edge), .rx_negedge(rx_negedge),
82
                       .tx_negedge(tx_negedge), .tip(tip), .last(
                          last_bit),.p_in(wb_dat_i), .p_out(rx),
```

```
83
                    .s_clk(sclk_pad_o), .s_in(miso_pad_i), .
                       s_out(mosi_pad_o));
84
                    //. scan_in0(scan_in0), .scan_en(scan_en), .
                       test_mode(test_mode), .scan_out0(scan_out0
                      ), .reset(reset), .clk(clk));
85 /*-----Address decoder
86
    assign spi divider sel = wb cyc i & wb stb i & (wb adr i ['
       SPI_OFS_BITS] == 'SPI_DIVIDE);
87
    assign spi_ctrl_sel = wb_cyc_i & wb_stb_i & (wb_adr_i['
       SPI_OFS_BITS] == 'SPI_CTRL);
    assign spi_tx_sel[0] = wb_cyc_i & wb_stb_i & (wb_adr_i['
88
       SPI_OFS_BITS = `SPI_TX_0);
89
    assign spi_tx_sel[1] = wb_cyc_i & wb_stb_i & (wb_adr_i['
       SPI_OFS_BITS = 'SPI_TX_1';
90
    assign spi_tx_sel[2] = wb_cyc_i & wb_stb_i & (wb_adr_i['
       SPI_OFS_BITS = 'SPI_TX_2';
    assign spi_tx_sel[3] = wb_cyc_i & wb_stb_i & (wb_adr_i['
91
       SPI_OFS_BITS = 'SPI_TX_3';
92
    assign spi_ss_sel = wb_cyc_i & wb_stb_i & (wb_adr_i['
       SPI_OFS_BITS = `SPI_SS';
94
    always @(wb_adr_i or rx or ctrl or divider or ss)
95
    begin
```

```
96
         case (wb_adr_i['SPI_OFS_BITS])
97
       'ifdef SPI_MAX_CHAR_128
98
                'SPI_RX_0:
                                wb_dat = rx[31:0];
99
                'SPI_RX_1:
                                wb_dat = rx[63:32];
                'SPI_RX_2:
100
                                wb dat = rx[95:64];
101
                'SPI RX 3:
                                wb_dat = \{\{128 - 'SPI_MAX_CHAR\{1'b0\}\}\}, rx
                   [ 'SPI_MAX_CHAR - 1:96] };
       'else
102
103
       'ifdef SPI_MAX_CHAR_64
104
                'SPI_RX_0:
                                wb_dat = rx[31:0];
105
                'SPI_RX_1:
                                wb_dat = \{ \{64 - `SPI_MAX_CHAR\{1'b0\} \} , rx \}
                   [ 'SPI_MAX_CHAR - 1:32] };
106
                'SPI_RX_2:
                                wb_dat = 32'b0;
107
                'SPI RX 3:
                                wb dat = 32'b0;
       'else
108
109
                'SPI_RX_0:
                                wb_dat = \{ \{32 - `SPI_MAX_CHAR\{1'b0\} \} , rx \}
                   [ 'SPI_MAX_CHAR - 1:0] };
110
                                wb_dat = 32'b0;
                'SPI_RX_1:
111
                'SPI_RX_2:
                                wb_dat = 32'b0;
112
                'SPI_RX_3:
                                wb_dat = 32'b0;
       'endif
113
114
       'endif
115
                'SPI CTRL:
                                wb_dat = \{ \{32 - `SPI_CTRL_BIT_NB \{1 `b0 \} \} ,
                   ctrl };
```

```
116
             'SPI_DIVIDE: wb_dat = \{\{32 - SPI_DIVIDER_LEN\{1'b0\}\}\},\
                divider };
117
             'SPI_SS: wb_dat = \{\{32 - \text{SPI_SS_NB}\{1 \text{'b0}\}\}, \text{ ss}\};
118
         default:
119
      wb dat = 32'bx;
       endcase
120
121
     end
123
     always @(posedge wb_clk_i or posedge wb_rst_i)
124
     begin
125
     if (wb_rst_i)
        wb_dat_o \ll 32'b0;
126
127
      else
128
      wb_dat_o \le wb_dat;
129
     end
               130 /*----
131
     always @(posedge wb_clk_i or posedge wb_rst_i)
132
     begin
       if (wb_rst_i)
133
134
       wb ack o \leq 1'b0;
135
      else
136
         wb_ack_o <= wb_cyc_i & wb_stb_i & ~wb_ack_o;</pre>
137
     end
```

```
139
     assign wb_err_o = 1'b0;
140 /*----Interrupt
     always @(posedge wb_clk_i or posedge wb_rst_i)
141
142
     begin
143
      if (wb rst i)
144
       wb_int_o \ll 1'b0;
145
      else if (ie && tip && last_bit && pos_edge)
146
        wb_int_o <= 1'b1;
     else if (wb_ack_o)
147
148
       wb_int_o <= 1'b0;
149
     end
151
     always @(posedge wb_clk_i or posedge wb_rst_i)
152
     begin
153
      if (wb_rst_i)
          divider <= { 'SPI_DIVIDER_LEN{1'b0}};</pre>
154
155
      else if (spi_divider_sel && wb_we_i && !tip)
156
        begin
          'ifdef SPI DIVIDER LEN 8
157
158
           if (wb_sel_i[0])
159
               divider <= wb_dat_i['SPI_DIVIDER_LEN-1:0];
```

```
'endif
160
161
             'ifdef SPI_DIVIDER_LEN_16
162
               if (wb_sel_i[0])
                   divider [7:0] <= wb_dat_i [7:0];
163
164
               if (wb sel i[1])
165
                   divider['SPI_DIVIDER_LEN-1:8] <= wb_dat_i['</pre>
                      SPI_DIVIDER_LEN - 1:8;
             'endif
166
           'ifdef SPI_DIVIDER_LEN_24
167
168
               if (wb_sel_i[0])
169
                   divider[7:0] \le wb_dat_i[7:0];
               if (wb_sel_i[1])
170
171
                   divider[15:8] \le wb_dat_i[15:8];
172
               if (wb_sel_i[2])
173
                   divider [ 'SPI_DIVIDER_LEN-1:16] <= wb_dat_i [ '
                      SPI_DIVIDER_LEN - 1:16;
             'endif
174
175
             'ifdef SPI_DIVIDER_LEN_32
176
               if (wb\_sel\_i[0])
177
                   divider[7:0] \le wb_dat_i[7:0];
178
               if (wb_sel_i[1])
179
                   divider[15:8] <= wb_dat_i[15:8];
180
               if (wb sel i[2])
181
                   divider[23:16] \le wb_dat_i[23:16];
182
               if (wb\_sel\_i[3])
```

```
183
                  divider [ 'SPI_DIVIDER_LEN-1:24] <= wb_dat_i [ '
                     SPI_DIVIDER_LEN - 1:24;
184
          'endif
185
          end
186
      end
               -----Ctrl register
187 /*-----
188
      always @(posedge wb clk i or posedge wb rst i)
189
      begin
190
        if (wb_rst_i)
191
          ctrl <= {'SPI_CTRL_BIT_NB{1'b0}};</pre>
        else if(spi_ctrl_sel && wb_we_i && !tip)
192
193
          begin
194
            if (wb_sel_i[0])
              ctrl[7:0] \leftarrow wb_dat_i[7:0] \mid \{7'b0, ctrl[0]\};
195
196
            if (wb_sel_i[1])
197
              ctrl['SPI_CTRL_BIT_NB-1:8] <= wb_dat_i['
                 SPI\_CTRL\_BIT\_NB - 1:8;
198
          end
199
        else if (tip && last_bit && pos_edge)
          ctrl['SPI_CTRL_GO] <= 1'b0;
200
201
      end
202 /*-----Ctrl register decode
203
      assign rx_negedge = ctrl['SPI_CTRL_RX_NEGEDGE];
```

```
204
      assign tx_negedge = ctrl['SPI_CTRL_TX_NEGEDGE];
205
      assign go
                 = ctrl['SPI_CTRL_GO];
206
      assign char_len = ctrl['SPI_CTRL_CHAR_LEN];
207
      assign 1sb
                 = ctrl['SPI_CTRL_LSB];
208
                       = ctrl['SPI_CTRL_IE];
      assign ie
209
      assign ass
                   = ctrl['SPI_CTRL_ASS];
             ------Slave select register
210 /*----
211
      always @(posedge wb_clk_i or posedge wb_rst_i)
212
      begin
213
        if (wb_rst_i)
214
          ss \le {(SPI_SS_NB\{1'b0\})};
215
        else if (spi_ss_sel && wb_we_i && !tip)
216
            begin
217
              'ifdef SPI_SS_NB_8
218
                if (wb_sel_i[0])
219
                    ss \leftarrow wb_dat_i[`SPI_SS_NB - 1:0];
220
              'endif
221
              'ifdef SPI_SS_NB_16
222
                if (wb\_sel\_i[0])
223
                    ss[7:0] \le wb_dat_i[7:0];
224
                if (wb sel i[1])
225
                    ss[`SPI SS NB-1:8] \le wb dat i[`SPI SS NB
                       -1:81;
              'endif
226
```

```
'ifdef SPI_SS_NB_24
227
228
                 if (wb\_sel\_i[0])
229
                      ss[7:0] \le wb_dat_i[7:0];
230
                 if (wb_sel_i[1])
231
                      ss[15:8] \le wb_dat_i[15:8];
232
                 if (wb_sel_i[2])
233
                      ss[`SPI\_SS\_NB-1:16] \le wb_dat_i[`SPI\_SS\_NB]
                         -1:161;
               'endif
234
235
                'ifdef SPI_SS_NB_32
236
                 if (wb_sel_i[0])
237
                      ss[7:0] \le wb_dat_i[7:0];
238
                 if (wb_sel_i[1])
239
                      ss[15:8] \le wb_dat_i[15:8];
240
                 if (wb_sel_i[2])
241
                      ss[23:16] \le wb_dat_i[23:16];
242
                 if (wb_sel_i[3])
                      ss[`SPI\_SS\_NB-1:24] \le wb\_dat_i[`SPI\_SS\_NB]
243
                         -1:24];
               'endif
244
245
           end
246
      end
247 //----
```

| 248 | $assign ss_pad_o = \sim ((ss & {'SPI_SS_NB\{tip & ass\}})) \mid (ss & {'}$ |
|-----|----------------------------------------------------------------------------|
|     | SPI_SS_NB {! ass}}));                                                      |
| 249 | //                                                                         |
|     |                                                                            |
| 250 | endmodule                                                                  |
|     |                                                                            |
| 251 | <i>I</i>                                                                   |
|     |                                                                            |

## I.2 SPI Clock

```
1 /*
2
  * Author: Deepak Siddharth Parthipan
3
              RIT, NY, USA
   *
   * Module: spi_clock
5 */
6 //
7 'include "src/spi_defines.v"
8 'include "src/timescale.v"
9 //
10 module spi_clock_gen (clk_in, rst, go, enable, last_clk,
     divider , clk_out , pos_edge , neg_edge );
11 // scan_in0, scan_en, test_mode, scan_out0, reset, clk);
                                      clk_in; // input clock (
12
     input
       system clock)
13
     input
                                      rst; // reset
14
     input
                                      enable; // clock enable
15
     input
                                           // start transfer
                                      last_clk; // last clock
16
     input
```

```
17
     input ['SPI_DIVIDER_LEN-1:0] divider; // clock divider (
      output clock is divided by this value)
18
     output
                                       clk_out; // output clock
19
                                       pos_edge; // pulse marking
     output
        positive edge of clk_out
20
     output
                                       neg_edge; // pulse marking
        negative edge of clk_out
21
22
                                       clk_out;
     reg
23
                                       pos_edge;
     reg
24
                                       neg_edge;
     reg
25
          ['SPI_DIVIDER_LEN-1:0] cnt; // clock counter
     reg
26
     wire
                                       cnt_zero; // conter is equal
       to zero
27
     wire
                                       cnt_one; // conter is equal
        to one
28 //
29
     assign cnt_zero = cnt == {'SPI_DIVIDER_LEN{1'b0}};
30
     assign cnt_one = cnt == \{\{\text{`SPI_DIVIDER_LEN} - 1\{1, 0\}\}, 1, 1\};
31 /*-----
                        Counter counts half period
32
     always @(posedge clk_in or posedge rst)
33
     begin
```

```
34
       if (rst)
35
         cnt <= {'SPI_DIVIDER_LEN{1'b1}};</pre>
36
       else
37
         begin
           if (!enable || cnt zero)
38
39
             cnt <= divider;</pre>
40
           else
41
             cnt \le cnt - \{\{`SPI_DIVIDER_LEN-1\{1'b0\}\}, 1'b1\};
42
         end
43
     end
44 /*---clk_out is asserted every other half period
     always @(posedge clk_in or posedge rst)
45
46
     begin
       if (rst)
47
48
        clk_out <= 1'b0;
49
       else
         clk_out <= (enable && cnt_zero && (!last_clk || clk_out))</pre>
50
             ? ~clk_out : clk_out;
51
     end
52 /*----
              ————— Pos and neg edge signals
53
     always @(posedge clk_in or posedge rst)
54
     begin
55
     if (rst)
```

56

begin

```
57
           pos\_edge <= 1'b0;
           neg\_edge <= 1'b0;
58
59
         end
       else
60
         begin
61
           pos_edge <= (enable && !clk_out && cnt_one) || (!(|
62
              divider) && clk_out) || (!(|divider) && go && !enable
              );
           neg_edge <= (enable && clk_out && cnt_one) || (!(|</pre>
63
              divider) && !clk_out && enable);
64
         end
65
     end
66 //
67 endmodule
68 //
```

```
1 /*
  * Author: Deepak Siddharth Parthipan
3
              RIT, NY, USA
   *
4 * Module: spi_shift
5 */
6 //
7 'include "src/spi_defines.v"
8 'include "src/timescale.v"
9 //
10 module spi_shift (clk_shift, rst, latch, byte_sel, len, lsb, go
      , pos_edge, neg_edge, rx_negedge, tx_negedge, tip, last,
11
                     p_in, p_out, s_clk, s_in, s_out); //scan_in0,
                        scan_en , test_mode , scan_out0 , reset , clk )
12 //
13
     input
                                    clk_shift; // system clock
14
                                    rst; // reset
     input
```

```
15
     input
                              [3:0] latch; // latch signal for
        storing the data in shift register
16
     input
                              [3:0] byte_sel; // byte select
        signals for storing the data in shift register
17
     input ['SPI_CHAR_LEN_BITS-1:0] len;
                                                 // data len in
        bits (minus one)
                                                 // lbs first on
18
     input
                                    lsb;
       the line
19
     input
                                                  // start
                                    go;
       stansfer
20
     input
                                    pos_edge;
                                                  // recognize
       posedge of sclk
21
                                    neg_edge;
                                                 // recognize
     input
       negedge of sclk
22
     input
                                                 // s_in is
                                    rx_negedge;
       sampled on negative edge
23
     input
                                    tx_negedge;
                                                  // s_out is
       driven on negative edge
24
     output
                                    tip;
                                                  // transfer in
       progress
                                                  // last bit
25
     output
                                    last;
26
     input
                             [31:0] p in;
                                             // parallel in
27
     output ['SPI_MAX_CHAR-1:0] p_out;
                                                  // parallel out
28
     input
                                    s clk;
                                                 // serial clock
29
                                                 // serial in
     input
                                    s_in;
```

```
30
                                                 // serial out
     output
                                    s_out;
31
                                    s_out;
     reg
32
     reg
                                    tip;
                                                  // data bit
33
     reg
             ['SPI_CHAR_LEN_BITS:0] cnt;
      count
34
     reg ['SPI_MAX_CHAR-1:0] data;
                                          // shift
       register
35
             ['SPI_CHAR_LEN_BITS:0] tx_bit_pos; // next bit
       position
36
             ['SPI_CHAR_LEN_BITS:0] rx_bit_pos; // next bit
        position
37
     wire
                                    rx_clk;
                                                  // rx clock
       enable
38
     wire
                                    tx_clk; // tx clock
        enable
39 //
40
     assign p_out = data;
41
     assign tx_bit_pos = 1sb ? {!(|len), len} - cnt : cnt - {{
        'SPI_CHAR_LEN_BITS { 1 'b0 } } ,1 'b1 };
42
     assign rx_bit_pos = lsb ? {!(llen), len} - (rx_negedge ? cnt
       + {{ 'SPI_CHAR_LEN_BITS{1'b0}},1'b1} : cnt) :
                               (rx\_negedge ? cnt : cnt - \{\{
43
                                  'SPI_CHAR_LEN_BITS { 1 'b0 } } ,1 'b1 });
```

```
44
     assign last = !(|cnt|);
45
46
     assign rx_clk = (rx_negedge ? neg_edge : pos_edge) && (!last
        | | s_clk |;
47
     assign tx_clk = (tx_negedge ? neg_edge : pos_edge) && !last;
48 /*——Character bit counter
49
     always @(posedge clk shift or posedge rst)
     begin
50
51
       if (rst)
52
         cnt <= {'SPI_CHAR_LEN_BITS+1{1'b0}};</pre>
53
       else
54
         begin
55
           if (tip)
             cnt <= pos_edge ? (cnt - {{'SPI_CHAR_LEN_BITS{1'b0}}}</pre>
56
                }}, 1'b1}) : cnt;
           else
57
58
             cnt \leftarrow !(|len) ? \{1'b1, \{'SPI\_CHAR\_LEN\_BITS\{1'b0\}\}\}
                : {1'b0, len};
59
         end
     end
60
                Transfer in progress
61 /*----
62
     always @(posedge clk_shift or posedge rst)
63
     begin
```

```
64
       if (rst)
65
       tip \ll 1'b0;
66
     else if (go && ~tip)
67
       tip <= 1'b1;
68
     else if (tip && last && pos_edge)
69
      tip <= 1'b0;
70
     end
71 /*———————————————————Sending bits to the line
72
     always @(posedge clk_shift or posedge rst)
73
     begin
     if (rst)
74
75
       s_out <= 1'b0;
76
       else
77
         s_out <= (tx_clk || !tip) ? data[tx_bit_pos[
            'SPI_CHAR_LEN_BITS - 1:0]] : s_out;
78
     end
                Receiving bits from the line
79 /*----
     always @(posedge clk_shift or posedge rst)
80
81
     begin
82
       if (rst)
83
         data \leq \{ SPI_MAX_CHAR \{ 1'b0 \} \};
84
85 'ifdef SPI_MAX_CHAR_128
```

```
86
        else if (latch[0] && !tip)
87
           begin
88
             if (byte_sel[3])
89
               data[31:24] <=
                                p_in[31:24];
90
             if (byte_sel[2])
91
               data[23:16] <= p_in[23:16];
92
             if (byte_sel[1])
93
               data[15:8] \le p_{in}[15:8];
94
             if (byte_sel[0])
               data[7:0] <= p_in[7:0];
95
96
          end
97
        else if (latch[1] && !tip)
98
           begin
99
             if (byte_sel[3])
100
               data[63:56] <=
                                p_in[31:24];
             if (byte_sel[2])
101
102
               data[55:48] <=
                                p_in[23:16];
103
             if (byte_sel[1])
104
               data[47:40] <=
                                p_in[15:8];
105
             if (byte_sel[0])
106
               data[39:32] \leftarrow p_in[7:0];
107
          end
108
        else if (latch[2] && !tip)
109
           begin
110
             if (byte_sel[3])
```

```
111
                data[95:88] \leftarrow p_{in}[31:24];
112
             if (byte_sel[2])
113
                data[87:80] <=
                                 p_in[23:16];
114
             if (byte_sel[1])
                data[79:72] <= p_in[15:8];
115
116
             if (byte_sel[0])
117
                data[71:64] \le p_in[7:0];
118
           end
119
         else if (latch[3] && !tip)
120
           begin
121
             if (byte_sel[3])
122
                data[127:120] \leftarrow p_in[31:24];
123
             if (byte_sel[2])
124
                data[119:112] \leftarrow p_in[23:16];
125
             if (byte_sel[1])
126
                data[111:104] \leftarrow p_in[15:8];
127
             if (byte_sel[0])
128
                data[103:96] \leftarrow p_in[7:0];
129
           end
130 'else
131
    'ifdef SPI_MAX_CHAR_64
132
133
         else if (latch[0] && !tip)
134
           begin
135
             if (byte_sel[3])
```

```
136
                data[31:24] \leftarrow p_{in}[31:24];
137
             if (byte_sel[2])
138
                data[23:16] \le p_{in}[23:16];
139
             if (byte_sel[1])
140
                data[15:8] \le p_{in}[15:8];
             if (byte_sel[0])
141
142
                data[7:0] \le p_in[7:0];
143
           end
144
         else if (latch[1] && !tip)
145
           begin
146
             if (byte_sel[3])
                data[63:56] <=
147
                                 p_in[31:24];
148
             if (byte_sel[2])
149
                data[55:48] \leftarrow p_{in}[23:16];
150
             if (byte_sel[1])
151
                data[47:40] \le p_in[15:8];
             if (byte_sel[0])
152
153
                data[39:32] \leftarrow p_in[7:0];
154
           end
155
   'else
156
         else if (latch[0] && !tip)
157
           begin
158
           'ifdef SPI_MAX_CHAR_8
159
             if (byte_sel[0])
160
                data[`SPI\_MAX\_CHAR-1:0] <= p_in[`SPI\_MAX\_CHAR-1:0];
```

```
161
           'endif
162
           'ifdef SPI_MAX_CHAR_16
163
             if (byte_sel[0])
164
               data[7:0] \le p_in[7:0];
165
             if (byte_sel[1])
166
               data[`SPI\_MAX\_CHAR-1:8] <= p_in[`SPI\_MAX\_CHAR-1:8];
           'endif
167
           'ifdef SPI MAX CHAR 24
168
             if (byte_sel[0])
169
170
               data[7:0] \le p_in[7:0];
171
             if (byte_sel[1])
               data[15:8] \le p_in[15:8];
172
             if (byte_sel[2])
173
174
               data ['SPI_MAX_CHAR-1:16] <= p_in ['SPI_MAX_CHAR
                  -1:16];
           'endif
175
176
           'ifdef SPI_MAX_CHAR_32
             if (byte_sel[0])
177
178
               data[7:0] \le p_in[7:0];
179
             if (byte_sel[1])
180
               data[15:8] \leftarrow p_{in}[15:8];
181
             if (byte_sel[2])
182
               data[23:16] \le p_{in}[23:16];
183
             if (byte_sel[3])
```

```
184
               data['SPI_MAX_CHAR-1:24] <= p_in['SPI_MAX_CHAR
                  -1:24];
          'endif
185
186
          end
187 'endif
188 'endif
189
        else
          data[rx_bit_pos['SPI_CHAR_LEN_BITS-1:0]] <= rx_clk ?</pre>
190
             s_{in} : data[rx_bit_pos['SPI_CHAR_LEN_BITS-1:0]];
191
      end
192 //
193 endmodule
194 //
```

```
1 /*
  * Author: Deepak Siddharth Parthipan
3
           RIT, NY, USA
4 * Module: spi_defines
5 */
6 //
7 /*
   Number of bits used for divider register. If used in system
      with
   low frequency of system clock this can be reduced.
   Use SPI_DIVIDER_LEN for fine tuning the exact number.
10
11 */
12
13 // 'define SPI DIVIDER LEN 8
14 'define SPI_DIVIDER_LEN_16
15 // 'define SPI_DIVIDER_LEN_24
16 // 'define SPI_DIVIDER_LEN_32
17
18 'ifdef SPI_DIVIDER_LEN_8
   'define SPI_DIVIDER_LEN 8 // Can be set from 1 to 8
19
20 'endif
```

```
'ifdef SPI_DIVIDER_LEN_16
21
     'define SPI_DIVIDER_LEN 16 // Can be set from 9 to 16
22
23 'endif
24 'ifdef SPI_DIVIDER_LEN_24
25
    'define SPI_DIVIDER_LEN
                                   24 // Can be set from 17 to
       24
26 'endif
27 'ifdef SPI DIVIDER LEN 32
28
    'define SPI_DIVIDER_LEN 32 // Can be set from 25 to
       32
29 'endif
30 //
31 /*
   Maximum nuber of bits that can be send/received at once.
32
    Use SPI_MAX_CHAR for fine tuning the exact number, when using
33
   SPI_MAX_CHAR_32, SPI_MAX_CHAR_24, SPI_MAX_CHAR_16,
34
      SPI_MAX_CHAR_8.
35 */
36
37 'define SPI MAX CHAR 128
38 // 'define SPI MAX CHAR 64
39 // 'define SPI MAX CHAR 32
40 // 'define SPI_MAX_CHAR_24
```

```
41 // 'define SPI_MAX_CHAR_16
42 // 'define SPI_MAX_CHAR_8
43
44 'ifdef SPI_MAX_CHAR_128
45
     'define SPI MAX CHAR
                                    128 // Can only be set to 128
     'define SPI_CHAR_LEN_BITS
                                    7
46
47 'endif
  'ifdef SPI MAX CHAR 64
48
    'define SPI_MAX_CHAR
49
                                    64
                                         // Can only be set to 64
     'define SPI_CHAR_LEN_BITS
50
                                    6
51 'endif
52 'ifdef SPI_MAX_CHAR_32
    'define SPI_MAX_CHAR
                                    32 // Can be set from 25 to
53
        32
     'define SPI_CHAR_LEN_BITS
54
                                    5
55 'endif
56 'ifdef SPI_MAX_CHAR_24
     'define SPI_MAX_CHAR
                                         // Can be set from 17 to
57
                                    24
        24
58
     'define SPI_CHAR_LEN_BITS
                                    5
59 'endif
  'ifdef SPI MAX CHAR 16
60
     'define SPI MAX CHAR
                                    16
                                         // Can be set from 9 to 16
61
62
     'define SPI_CHAR_LEN_BITS
                                    4
63 'endif
```

```
64 'ifdef SPI_MAX_CHAR_8
65
    'define SPI_MAX_CHAR
                                  8 // Can be set from 1 to 8
66
   'define SPI_CHAR_LEN_BITS
                                   3
67 'endif
68 //
69 /*
  Number of device select signals. Use SPI_SS_NB for fine tuning
70
        the
   exact number.
71
72 */
73 'define SPI_SS_NB_8
74 // 'define SPI SS NB 16
75 // 'define SPI_SS_NB_24
76 // 'define SPI_SS_NB_32
77
78 'ifdef SPI_SS_NB_8
79 'define SPI_SS_NB
                                   8
                                        // Can be set from 1 to 8
80 'endif
81 'ifdef SPI_SS_NB_16
62 'define SPI SS NB
                                   16
                                        // Can be set from 9 to 16
83 'endif
84 'ifdef SPI_SS_NB_24
```

```
85
   'define SPI_SS_NB
                                   24 // Can be set from 17 to
        24
86 'endif
87 'ifdef SPI_SS_NB_32
88 'define SPI_SS_NB
                                   32 // Can be set from 25 to
        32
89 'endif
90 //
91 /*
92 Bits of WISHBONE address used for partial decoding of SPI
       registers.
93 */
94 'define SPI_OFS_BITS
                                   4:2
95 //
96 /* Register offset */
97 'define SPI_RX_0
                                   0
98 'define SPI_RX_1
                                   1
99 'define SPI_RX_2
                                   2
100 'define SPI_RX_3
                                   3
```

0

1

101 'define SPI\_TX\_0

102 'define SPI\_TX\_1

```
'define SPI_TX_2
                                      2
103
104
   'define SPI_TX_3
                                      3
105
   'define SPI_CTRL
                                      4
106
   'define SPI_DIVIDE
                                      5
107
   'define SPI_SS
                                      6
108 //
109 /* Number of bits in ctrl register */
110 'define SPI_CTRL_BIT_NB
                                      14
111 //
112 /* Control register bit position */
   'define SPI_CTRL_ASS
113
                                      13
114
   'define SPI CTRL IE
                                      12
115
   'define SPI_CTRL_LSB
                                      11
   'define SPI_CTRL_TX_NEGEDGE
                                      10
116
117
   'define SPI_CTRL_RX_NEGEDGE
                                      9
118
   'define SPI_CTRL_GO
                                      8
                                      7
119 'define SPI_CTRL_RES_1
120
   'define SPI_CTRL_CHAR_LEN
                                      6:0
121 //
```

```
1 /*
2 * Author: Deepak Siddharth Parthipan
3
        RIT, NY, USA
   *
   * Module: tb_top
5 */
6 //----
7 'include "uvm_macros.svh"
8 'include "spi_pkg.sv"
9 'include "spi_if.sv"
10 //-----
11 module test;
12
    import uvm_pkg::*;
    import spi_pkg::*;
13
14
    spi_if master(clock); // Interface declaration
15
16
     spi_if slave(clock); //Interface declaration
         SPI master core—
17 /*----
     */
     spi top (
18
      /*tb to DUT connection*/
19
20
      .wb_clk_i(clock),
21
      . wb_rst_i(rstn),
      . wb_adr_i ( master . adr [4:0]),
22
```

```
23
       .wb_dat_i(master.dout),
       .wb_sel_i(master.sel),
24
25
       .wb_we_i(master.we),
26
       .wb_stb_i(master.stb),
27
       .wb_cyc_i(master.cyc),
       .wb_dat_o(master.din),
28
29
       .wb_ack_o(master.ack),
30
       .wb err o(master.err),
31
       .wb_int_o(master.intp),
32
       .scan_in0(scan_in0),
33
       .scan_out0(scan_out0),
34
       .scan_en(scan_en),
35
       .test_mode(test_mode),
36
       /* master to slave connection */
37
       .ss_pad_o(ss),
38
       .sclk_pad_o(sclk),
39
       .mosi_pad_o(mosi),
       .miso_pad_i(miso),
40
41
       . tip (master.pit)
42
       );
43
                       -SPI slave core-
44
     spi slave spi slave (
       /*tb to DUT connection*/
45
46
       .wb_clk_i(clock),
       .wb_rst_i(rstn),
47
```

```
48
       . wb_adr_i(slave.adr[4:0]),
49
       .wb_dat_i(slave.dout),
50
       .wb_sel_i(slave.sel),
51
       .wb_we_i(slave.we),
52
       .wb_stb_i(slave.stb),
53
       .wb_cyc_i(slave.cyc),
54
       .wb_dat_o(slave.din),
55
       .wb ack o(slave.ack),
56
       .wb_err_o(slave.err),
57
       .wb_int_o(slave.intp),
58
       .scan_in0(scan_in0),
59
       .scan_en(scan_en),
       .test_mode(test_mode),
60
61
       .scan_out0(scan_out0),
62
        /* slave to master connection */
       .ss_pad_i(ss),
63
64
       .sclk_pad_i(sclk),
65
       .mosi_pad_i(mosi),
66
       .miso_pad_o(miso)
67
     );
68
   11-
69
     initial begin
            timeformat(-9,2,"ns", 16);
70
71
            $set_coverage_db_name("spi");
72
```

```
73
            'ifdef SDFSCAN
74
               $sdf_annotate("sdf/spi_tsmc18_scan.sdf", test.top);
75
           'endif
76
           generate_clock();
77
           reg_intf_to_config_db();
78
           initalize_dut();
           //reset_dut(); //could also be carried out
79
              inside pre_reset_phase
80
       run_test();
81
     end
82 //
83
       task generate_clock();
84
       fork
           forever begin
85
           clock = 'LOW;
86
87
           #(CLOCK_PERIOD/2);
88
           clock = 'HIGH;
           #(CLOCK_PERIOD/2);
89
90
           end
91
       join_none
92
       endtask : generate_clock
93 //---
94 function void reg_intf_to_config_db();
```

```
95 // Registers the Interface in the configuration block so that
       other blocks can use it retrived using get
96
        uvm_config_db#(virtual spi_if)::set(null, "*", "m_if", master)
            uvm config db#(virtual spi if)::set(null, "*", "s if",
97
               slave);
98 endfunction: reg_intf_to_config_db
99 //----
100 function void initalize_dut();
101
        test_mode = 1'b0;
102
        scan_in0 = 1'b0;
103
        scan_in1 = 1'b0;
104
        scan_en = 1'b0;
    endfunction : initalize_dut
106 //----
107 task reset_dut();
108
        rstn <= LOW;
109
        repeat(RESET_PERIOD) @(posedge clock);
110
        rstn <= 'HIGH;
111
       repeat(RESET_PERIOD) @(posedge clock);
112
       rstn = LOW;
113
       //->RST DONE;
114 endtask: reset dut
115 //-----
116 endmodule: test
```

I.6 Interface 96

# I.6 Interface

```
1 /*
2 * Author: Deepak Siddharth Parthipan
3
             RIT, NY, USA
   *
4 * Module: Package
5 */
6 //----
7 interface spi_if(input bit clk);
   // Wishbone signals
10
                             [4:0] adr; // lower address
11
    logic
      bits
    logic
                          [32-1:0] din; // databus input
12
    logic
                          [32-1:0] dout; // databus output
13
    logic
                             [3:0] sel;
                                             // byte select
14
      inputs
15
    logic
                                           // write enable
                                   we;
      input
    logic
                                            // stobe/core
16
                                   stb;
       select signal
17
    logic
                                   cyc; // valid bus
       cycle input
```

I.6 Interface 97

```
18
     logic
                                              // bus cycle
                                     ack;
       acknowledge output
19
     logic
                                     err; // termination w/
       error
                                     intp; // interrupt
20
     logic
      request signal output input
21
     logic
                                     pit;
22 //-----
       clocking drive_cb @(posedge clk);
23
24
       input din, ack, err, intp, pit;
       output adr, dout, sel, we, stb, cyc;
25
      endclocking : drive_cb
26
27 //--
28
       clocking monitor_cb @(posedge clk);
29
       input din, ack, err, intp, pit;
30
       output adr, dout, sel, we, stb, cyc;
      endclocking : monitor_cb
31
32 //-----
33 endinterface : spi_if
34 //-----
```

I.7 Package 98

### I.7 Package

```
1 /*
  * Author: Deepak Siddharth Parthipan
2
3
               RIT, NY, USA
    *
    * Module: Package
4
5
    */
6 //---
7 package spi_pkg;
8 //---
     import uvm_pkg::*;
9
10
       // 'include "uvm_macros.svh"
11
       'include "spi_tb_defines.sv"
12
       'include "spi_sequence_item.sv"
13
       'include "wb_bfm.sv"
14
     'include "spi_driver.sv"
15
     'include "spi_monitor.sv"
16
17
     'include "spi_sequencer.sv"
     'include "spi_agent.sv"
18
       'include "spi_coverage.sv"
19
     "include "spi_scoreboard.sv"
20
       'include "spi_sequence.sv"
21
22
     'include "spi_env.sv"
     "include "spi_test.sv"
23
```

|    | I.7 Package         | 99 |
|----|---------------------|----|
| 24 | //                  |    |
| 25 | endpackage: spi_pkg |    |
| 26 | //                  |    |

I.8 Test 100

#### I.8 Test

```
1 /*
2
    * Author: Deepak Siddharth Parthipan
3
                RIT, NY, USA
    *
    * Module:
4
                Test
5
    */
6 //---
7 class spi test extends uvm test;
       'uvm_component_utils(spi_test)
9
10
       spi_env env;
11
       spi_sequence h_seq;
12 //---
13
       function new(string name="spi_test",uvm_component parent);
14
            super.new(name, parent);
15
       endfunction: new
16 //--
       function void build_phase(uvm_phase phase);
17
18
            super.build_phase(phase);
            'uvm_info(get_full_name(), "Build phase called in
19
               spi_test",UVM_LOW)
20
           /* Build environment component */
            env = spi_env::type_id::create("env",this);
21
22
       endfunction: build_phase
```

I.8 Test **101** 

```
function void connect_phase(uvm_phase phase);
24
25
            super.connect_phase(phase);
26
            'uvm_info(get_full_name(), "Connect phase called in
               spi_test",UVM_LOW)
27
       endfunction: connect_phase
28 //—
29
       task reset phase (uvm phase phase);
30
            phase.raise_objection(this);
31
            rstn \le LOW;
32
            repeat(RESET_PERIOD) @(posedge clock);
33
            rstn <= 'HIGH;
34
            repeat(RESET_PERIOD) @(posedge clock);
35
            rstn = LOW;
36
            phase.drop_objection(this);
37
       endtask: reset_phase
38 //-
39
       virtual task main_phase(uvm_phase phase);
40
            'uvm_info(get_full_name(), "in main phase", UVM_LOW)
41
            phase.raise_objection(this);
            h_seq=spi_sequence::type_id::create("h_seq");
42
43
            repeat (100)
44
            h_seq.start(env.agent.sequencer);
45
            phase.drop_objection(this);
46
       endtask: main_phase
```

|    | I.8 Test           | 102 |
|----|--------------------|-----|
|    |                    |     |
| 47 | //                 |     |
| 48 | endclass: spi_test |     |
| 49 | //                 |     |

I.9 Environment

### I.9 Environment

```
1 /*
2
   * Author: Deepak Siddharth Parthipan
3
               RIT, NY, USA
    *
4
    * Module: Environment
5
    */
6 //---
7 class spi env extends uvm env;
8
  //---
9
       'uvm_component_utils(spi_env)
10
       spi_agent agent;
11
       spi_scoreboard scoreboard;
12 //-
13
       function new(string name="spi_env", uvm_component parent);
14
           super.new(name, parent);
15
       endfunction: new
16
   //-
       function void build_phase(uvm_phase phase);
17
18
           super.build_phase(phase);
          'uvm_info(get_full_name(), "Build phase called in
19
             spi_environment", UVM_LOW)
20
           /* Build agent and scoreboard components */
           agent = spi_agent::type_id::create("agent",this);
21
```

I.9 Environment

```
22
           scoreboard = spi_scoreboard::type_id::create("
              scoreboard", this);
23
       endfunction: build_phase
24
       function void connect_phase(uvm_phase phase);
25
26
           super.connect_phase(phase);
           'uvm_info(get_full_name(), "Connect phase called in
27
              spi_environment",UVM_LOW)
           /* Connect the analysis port for monitor and driver
28
              respectively with scorboard */
           agent.monitor.dut_out_pkt.connect(scoreboard.mon2sb);
29
           agent.driver.dut_in_pkt.connect(scoreboard.drv2sb);
30
31
       endfunction: connect_phase
32 //---
33 endclass: spi_env
34 //-----
```

I.10 Agent **105** 

### I.10 Agent

```
1 /*
2
  * Author: Deepak Siddharth Parthipan
3
               RIT, NY, USA
    *
    * Module: Agent
4
5
    */
6 //--
7 class spi agent extends uvm agent;
  //---
9
       'uvm_component_utils(spi_agent)
10
       spi_sequencer sequencer;
11
       spi_monitor monitor;
12
       spi_driver driver;
13
       spi_vif m_vif, s_vif;
14 //---
       function new(string name="spi_agent", uvm_component parent);
15
16
           super.new(name, parent);
       endfunction: new
17
18
  //---
       function void build_phase(uvm_phase phase);
19
20
           super.build_phase(phase);
21
            'uvm_info(get_full_name(), "Build phase called in
              spi_agent",UVM_LOW)
```

I.10 Agent **106** 

```
22
           if (!uvm_config_db#(virtual spi_if)::get(this, "", "m_if
              ", m_vif))
23
            'uvm_fatal("NO_VIF", { "virtual interface must be set for
               : ", get_full_name(), ".m_vif"})
24
            if (!uvm_config_db#(virtual spi_if)::get(this, "", "s_if
              ", s_vif))
            'uvm_fatal("NO_VIF", { "virtual interface must be set for
25
               : ", get full name(), ".s vif"})
           sequencer = spi_sequencer::type_id::create("sequencer",
26
               this);
27
            driver = spi_driver::type_id::create("driver",this);
            driver.m_{vif} = m_{vif};
28
29
           driver.s_vif = s_vif;
           monitor = spi_monitor::type_id::create("monitor",this);
30
31
           monitor.m_vif = m_vif;
32
           monitor.s_vif = s_vif;
       endfunction: build_phase
33
   11-
34
35
       function void connect_phase(uvm_phase phase);
36
           super.connect_phase(phase);
37
            'uvm_info(get_full_name(), "Connect phase called in
              spi_agent",UVM_LOW)
38
            driver.seq_item_port.connect(sequencer.seq_item_export)
       endfunction: connect_phase
39
```

|    | I.10 Agent          | 107 |
|----|---------------------|-----|
|    |                     |     |
| 40 | //                  |     |
| 41 | endclass: spi_agent |     |
| 42 | //                  |     |

I.11 Sequence Item 108

## I.11 Sequence Item

```
1 /*
2
    * Author: Deepak Siddharth Parthipan
3
               RIT, NY, USA
    *
    * Module: Sequence Item
4
5
    */
6 //-
7 class spi sequence item extends uvm sequence item;
8
   //--
9
       /* Register configuration */
       rand logic [31:0] master ctrl reg;
10
11
       rand logic [31:0] slave_ctrl_reg;
12
       rand logic [31:0] divider_reg;
13
       rand logic [31:0] slave_select_reg;
14
       rand logic [31:0] start_dut_reg;
15
       /*DUT output */
16
       logic [31:0] out_master_data;
       logic [31:0] out_slave_data;
17
18
       /* Expected data */
       rand logic [31:0] exp_master_data;
19
20
       rand logic [31:0] exp_slave_data;
21
       /*DUT input */
       rand logic [31:0] in_master_data;
22
23
       rand logic [31:0] in_slave_data;
```

I.11 Sequence Item 109

```
logic [31:0] q;
24
25
26
       'uvm_object_utils_begin(spi_sequence_item)
         'uvm_field_int(master_ctrl_reg,UVM_ALL_ON)
27
28
         'uvm_field_int(slave_ctrl_reg ,UVM_ALL_ON)
29
         'uvm_field_int(divider_reg, UVM_ALL_ON)
30
         'uvm_field_int(slave_select_reg ,UVM_ALL_ON)
31
         'uvm field int(start dut reg, UVM ALL ON)
         'uvm_field_int(out_master_data,UVM_ALL_ON)
32
33
         'uvm_field_int(out_slave_data,UVM_ALL_ON)
34
         'uvm_field_int(exp_master_data,UVM_ALL_ON)
         'uvm_field_int(exp_slave_data,UVM_ALL_ON)
35
         'uvm_field_int(in_master_data, UVM_ALL_ON)
36
37
         'uvm_field_int(in_slave_data,UVM_ALL_ON)
         'uvm_field_int(q,UVM_ALL_ON)
38
39
       'uvm_object_utils_end
40
       function new(string name="spi_sequence_item");
41
42
           super.new(name);
43
       endfunction: new
44
   //---
   endclass: spi sequence item
45
46 //------
```

I.12 Sequence 110

# I.12 Sequence

```
1 /*
2
  * Author: Deepak Siddharth Parthipan
3
               RIT, NY, USA
   * Module: Sequence
5 */
6 //----
7 class spi sequence extends uvm sequence #(spi sequence item);
8 //----
     'uvm_object_utils(spi_sequence)
9
10 //---
       function new(string name="spi_sequence");
11
12
           super.new(name);
13
       endfunction: new
14 //---
15
       virtual task body();
16
           req=spi_sequence_item :: type_id :: create("req");
           start_item (req);
17
18
           // configure_dut_register();
           set_dut_data();
19
20
           finish_item(req);
21
       endtask: body
22 //--
       virtual function void configure_dut_register();
23
```

I.12 Sequence

```
24
         assert (req.randomize() with { req.master_ctrl_reg == 32'
            h00002208;
25
                                        req.slave_ctrl_reg == 32'
                                           h00000200;
26
                                        req.divider_reg == 32'
                                           h00000000;
27
                                        req.slave_select_reg == 32'
                                           h00000001;
                                        req.start_dut_reg == 32'
28
                                           h00000320;
29
                                     });
30
       endfunction: configure_dut_register
31
   11-
       virtual function void set_dut_data();
32
33
         assert (req.randomize() with {
                                        req.divider_reg == 32'
34
                                           h00000000;
35
                                        req.master_ctrl_reg == 32'
                                           h00002208;
36
                                        req.slave_ctrl_reg == 32'
                                           h00000200;
37
                                        req.slave_select_reg == 32'
                                           h0000001;
38
                                        req.start_dut_reg == 32'
                                           h00000320;
```

I.12 Sequence

```
39
                                      //req.in_master_data == 32'
                                        h87654321;
                                      //req.in_slave_data == 32'
40
                                        h11223344;
41
                                      req.exp_master_data == req.
                                        in_slave_data;
                                      req.exp_slave_data == req.
42
                                        in_master_data;
43
                                   });
       endfunction: set_dut_data
44
45 //_____
46 endclass: spi_sequence
47 //-----
```

I.13 Sequencer

## I.13 Sequencer

```
1 /*
2 * Author: Deepak Siddharth Parthipan
3 * RIT, NY, USA
4 * Module: Sequencer
5 */
6 //_____
7 class spi_sequencer extends uvm_sequencer #(spi_sequence_item);
8 //_____
  'uvm_component_utils(spi_sequencer)
10 //------
11 function new(string name="spi_sequencer", uvm_component
       parent);
12
       super.new(name, parent);
endfunction: new
14 //-----
15 endclass: spi_sequencer
16 //-----
```

I.14 Driver 114

### I.14 Driver

```
1 /*
2
    * Author: Deepak Siddharth Parthipan
3
               RIT, NY, USA
    *
    * Module: Driver
4
5
    */
6 //-
7 class spi driver extends uvm driver #(spi sequence item);
8
  //--
9
       'uvm_component_utils(spi_driver)
        spi_vif m_vif, s_vif;
10
11
        spi_sequence_item packet;
12
        uvm_analysis_port #(spi_sequence_item) dut_in_pkt;
13
14
       function new(string name="spi_monitor", uvm_component parent
          );
15
           super.new(name, parent);
           dut_in_pkt = new("dut_in_pkt", this);
16
17
       endfunction: new
18
   11-
19
        function void build_phase(uvm_phase phase);
20
           super.build_phase(phase);
           'uvm_info(get_full_name(), "Build phase called in
21
             spi_driver",UVM_LOW)
```

I.14 Driver 115

```
22
            if (!uvm_config_db#(virtual spi_if)::get(this, "", "m_if
               ", m_vif))
23
            'uvm_fatal("NO_VIF", { "virtual interface must be set for
               : ", get_full_name(), ".m_vif"})
24
            if (!uvm_config_db#(virtual spi_if)::get(this, "", "s_if
               ", s_vif))
            'uvm_fatal("NO_VIF", { "virtual interface must be set for
25
               : ", get full name(), ".s vif"})
26
       endfunction: build_phase
27
   11-
28
       task run_phase(uvm_phase phase);
            packet = spi_sequence_item :: type_id :: create("packet
29
              ");
30
           wb_bfm::wb_reset(m_vif);
31
           wb_bfm::wb_reset(s_vif);
32
            fork
33
                forever begin
                seq_item_port.get_next_item(req);
34
35
                drive_transfer(req);
36
                $cast(packet, req.clone());
37
                packet = req;
38
                dut_in_pkt.write(packet);
39
                seq_item_port.item_done();
40
                wait(m_vif.monitor_cb.pit == 1'b0);
41
                end
```

I.14 Driver 116

```
42
           join_none
43
       endtask: run_phase
44
   11-
       task drive_transfer(spi_sequence_item seq);
45
46
         wb_bfm::wb_write(m_vif, 0, SPI_DIVIDE, seq.divider_reg);
                // set divider register
47
         wb_bfm::wb_write(m_vif, 0, SPI_SS, seq.slave_select_reg);
                // set ss 0
48
         wb_bfm::wb_write(m_vif, 0, SPI_TX_0, seq.in_master_data);
                // set master data register
49
         wb_bfm::wb_write(m_vif, 0, SPI_CTRL, seq.master_ctrl_reg)
                // set master ctrl register
         wb_bfm::wb_write(s_vif, 0, SPI_CTRL, seq.slave_ctrl_reg);
50
                // set slave ctrl register
         wb_bfm::wb_write(s_vif, 0, SPI_TX_0, seq.in_slave_data);
51
                // set slave data register
         wb_bfm::wb_write(m_vif, 0, SPI_CTRL, seq.start_dut_reg);
52
                // start data transfer
53
       endtask: drive_transfer
54 //---
55
  endclass: spi_driver
56 //—
```

I.15 Monitor 117

### I.15 Monitor

```
1 /*
2
    * Author: Deepak Siddharth Parthipan
3
               RIT, NY, USA
    *
4
    * Module: Monitor
5
    */
6 //-
7 class spi monitor extends uvm monitor;
8
  //---
9
       'uvm_component_utils(spi_monitor)
       spi_vif m_vif, s_vif;
10
11
       spi_sequence_item packet;
12
       uvm_analysis_port #(spi_sequence_item) dut_out_pkt;
13 //-
14
       function new(string name="spi_monitor", uvm_component parent
          );
15
           super.new(name, parent);
           dut_out_pkt = new("dut_out_pkt", this);
16
17
       endfunction: new
18
   11-
19
        function void build_phase(uvm_phase phase);
20
           super.build_phase(phase);
            'uvm_info(get_full_name(), "Build phase called in
21
              spi_monitor",UVM_LOW)
```

I.15 Monitor 118

```
22
           if (!uvm_config_db#(virtual spi_if)::get(this, "", "m_if"
              , m_vif)
23
            'uvm_fatal("NO_VIF", { "virtual interface must be set for
               : ", get_full_name(), ".m_vif"})
24
           if (!uvm_config_db#(virtual spi_if)::get(this, "", "s_if
              ", s_vif))
            'uvm_fatal("NO_VIF", { "virtual interface must be set for
25
               : ", get full name(), ".s vif"})
26
       endfunction: build_phase
27
   11-
       task run_phase(uvm_phase phase);
28
           packet = spi_sequence_item :: type_id :: create("packet
29
              ");
30
           wait (m vif.monitor cb.pit == 1'b1) // wait to start
           forever begin
31
32
               wait(m_vif.monitor_cb.pit==1'b0) // wait_to_complete
               wb_bfm::wb_read(m_vif, 1, SPI_RX_0, packet.
33
                  out_master_data);
34
               wb_bfm::wb_read(s_vif, 1, SPI_RX_0, packet.
                  out_slave_data);
35
               dut_out_pkt.write(packet);
               wait(m_vif.monitor_cb.pit==1'b1); // wait_to_start
36
37
           end
38
       endtask: run_phase
39 //-
```

I.15 Monitor

40 endclass: spi\_monitor

41 //------

#### **I.16** Wishbone Bus Funtion Model

```
1 /*
2
    * Author: Deepak Siddharth Parthipan
3
               RIT, NY, USA
    *
    * Module: wishbone bus function
5
    */
6 //----
7 class wb bfm extends uvm object;
8 //-----
9
       'uvm_object_utils(wb_bfm)
   //---
10
11
       function new(string name = "wb_bfm");
12
            super.new(name);
13
       endfunction: new
14 //---
       static task wb_reset;
15
           input spi_vif vif;
16
            vif.adr \leq {awidth {1'bx}};
17
18
            vif.dout \leq {dwidth {1'bx}};
            vif.cyc \ll 1'b0;
19
20
            vif.stb \ll 1'bx;
21
            vif.we \ll 1'hx;
22
            vif.sel <= \{dwidth/8\{1'bx\}\};
       endtask: wb_reset
23
```

```
24
25
     static task wb_read;
26
       input spi_vif vif;
       input integer delay;
27
28
       input logic [awidth -1:0] a;
29
       output logic [dwidth -1:0] d;
30
31
       begin
32
         // wait initial delay
33
         repeat(delay) @(vif.monitor_cb);
34
         // assert wishbone signals
         repeat(1) @(vif.monitor_cb);
35
         vif.monitor_cb.adr <= a;</pre>
36
         vif.monitor_cb.dout <= {dwidth {1'bx}};</pre>
37
38
         vif.monitor_cb.cyc <= 1'b1;</pre>
39
         vif.monitor cb.stb <= 1'b1;
40
         vif.monitor_cb.we
                              <= 1'b0;
         vif.monitor_cb.sel <= {dwidth/8{1'b1}};</pre>
41
42
         @(vif.monitor_cb);
43
         // wait for acknowledge from slave
44
         wait (vif.monitor_cb.ack==1'b1)
45
         // negate wishbone signals
         repeat (1) @(vif.monitor cb);
46
47
         vif.monitor_cb.cyc <= 1'b0;</pre>
48
         vif.monitor_cb.stb <= 1'bx;
```

```
49
          vif.monitor\_cb.adr <= \{awidth\{1'bx\}\};
50
          vif.monitor_cb.dout <= {dwidth {1'bx}};</pre>
51
          vif.monitor_cb.we
                                <= 1'hx;
52
          vif.monitor_cb.sel
                                <= \{ dwidth / 8 \{ 1'bx \} \};
53
                          d
                                = vif.monitor_cb.din;
54
55
        end
56
     endtask : wb_read
               -----Wishbone write cycle-
57 /*---
      */
58
      static task wb_write;
        input spi_vif vif;
59
60
        input integer delay;
61
        input logic [awidth -1:0] a;
        input logic [dwidth -1:0] d;
62
63
        begin
64
65
          // wait initial delay
66
          repeat(delay) @(vif.drive_cb);
67
          // assert wishbone signal
68
          vif.drive_cb.adr <= a;</pre>
69
          vif.drive cb.dout <= d;
70
          vif.drive_cb.cyc <= 1'b1;</pre>
71
          vif.drive_cb.stb
                              <= 1'b1;
72
          vif.drive_cb.we
                              <= 1'b1;
```

```
vif.drive_cb.sel <= {dwidth/8{1'b1}};</pre>
73
          @(vif.drive_cb);
74
          // wait for acknowledge from slave
75
          //@(vif.drive_cb);
76
77
          wait (vif.drive_cb.ack==1'b1)
          // negate wishbone signals
78
79
          repeat (2)
80
       @(vif.drive cb);
          vif.drive_cb.cyc <= 1'b0;
81
82
          vif.drive_cb.stb <= 1'bx;</pre>
          vif.drive\_cb.adr <= \{awidth\{1'bx\}\};
83
          vif.drive_cb.dout <= {dwidth{1'bx}};</pre>
84
85
          vif.drive_cb.we
                             \leq 1'hx;
          vif.drive\_cb.sel <= \{dwidth/8\{1'bx\}\};
86
87
        end
88
     endtask : wb_write
89
   endclass: wb_bfm
90
91
```

```
1 /*
2
    * Author: Deepak Siddharth Parthipan
3
               RIT, NY, USA
    *
    * Module: Scoreboard
4
5
    */
6 //-
7 class spi scoreboard extends uvm scoreboard;
8
  //---
9
       'uvm_component_utils(spi_scoreboard)
       'uvm_analysis_imp_decl(_exp_pkt)
10
11
       'uvm_analysis_imp_decl(_act_pkt)
12
       uvm_analysis_imp_exp_pkt#(spi_sequence_item , spi_scoreboard)
           drv2sb;
13
       uvm_analysis_imp_act_pkt#(spi_sequence_item, spi_scoreboard)
           mon2sb;
14
       spi_sequence_item drv_pkt[$];
       spi_sequence_item mon_pkt[$];
15
16
       spi_sequence_item ip_pkt;
17
       spi_sequence_item op_pkt;
18
       static string report_tag;
19
       spi_coverage spi_covg;
20
       int pass = 0;
21
       int fail = 0;
```

```
22
23
       function new(string name="spi_scoreboard", uvm_component
          parent);
24
           super.new(name, parent);
           report_tag = $sformatf("%0s",name);
25
           drv2sb = new("drv2sb", this);
26
27
           mon2sb = new("mon2sb", this);
28
       endfunction: new
29
30
        function void build_phase(uvm_phase phase);
31
           super.build_phase(phase);
            'uvm_info(get_full_name(), "Build phase called in
32
              spi_scoreboard ",UVM_LOW)
33
           spi_covg = spi_coverage :: type_id :: create("spi_covg
              ", this);
34
       endfunction: build_phase
35
  11-
36
       function void connect_phase(uvm_phase phase);
37
           super.connect_phase(phase);
38
            'uvm_info(get_full_name(), "Connect phase called in
              spi_scoreboard",UVM_LOW)
39
       endfunction: connect phase
   11—
40
41
       function void write_exp_pkt(spi_sequence_item tmp_pkt);
42
           spi_sequence_item pkt;
```

```
43
            $cast(pkt,tmp_pkt.clone());
            // 'uvm_info(report_tag, $sformatf("Received packet from
44
               driver %0s ", pkt. sprint()), UVM_LOW)
45
            drv_pkt.push_back(pkt);
46
            uvm_test_done.raise_objection(this);
47
       endfunction: write_exp_pkt
48
   11-
49
       function void write act pkt(spi sequence item tmp pkt);
50
            spi_sequence_item pkt;
51
            $cast(pkt,tmp_pkt.clone());
52
           // 'uvm_info(report_tag, $sformatf("Received packet from
             DUT %0s ", pkt.sprint()), UVM_LOW)
53
            mon_pkt.push_back(pkt);
54
       endfunction: write_act_pkt
55
   11-
56
       task run_phase(uvm_phase phase);
57
            // fork
58
            forever begin
59
            wait(mon_pkt.size()!=0);
60
            op_pkt = mon_pkt.pop_front();
61
            ip_pkt = drv_pkt.pop_front();
62
            // if (drv_pkt. size () == 0)
             // 'uvm_error("Expected packet was not received in
63
                scoreboard ", UVM_LOW)
64
            perform_check(ip_pkt,op_pkt);
```

```
65
            perform_coverage(ip_pkt);
            uvm_test_done.drop_objection(this);
66
67
            end
            //join_none
68
69
            // disable fork;
70
       endtask: run_phase
71
   11-
72
       function void perform coverage (spi sequence item pkt);
73
             spi_covg.perform_coverage(pkt);
       endfunction: perform_coverage
74
75 //-
76
       function void perform_check(spi_sequence_item ip_pkt,
          spi_sequence_item op_pkt);
77
            if (ip_pkt.exp_master_data == op_pkt.out_master_data &&
               ip_pkt.exp_slave_data==op_pkt.out_slave_data)
78
            begin
            // 'uvm_info(get_full_name(), "Master PASSED", UVM_MEDIUM)
79
            // 'uvm_info(get_full_name(), "Slave PASSED", UVM_MEDIUM)
80
81
            pass++;
82
            end
83
            else
84
            begin
            'uvm_info(get_full_name(), $sformatf("Slave FAILED: exp
85
               data=%0h and out data=%0h", ip_pkt.exp_slave_data,
              op_pkt.out_slave_data),UVM_MEDIUM)
```

```
86
         'uvm_info(get_full_name(), $sformatf("Master FAILED: exp
            data=%0h and out master data=%0h", ip_pkt.
            exp_master_data, op_pkt.out_master_data), UVM_MEDIUM)
87
         fail++;
88
         end
89
      endfunction: perform_check
  //--
90
91
      function void extract phase (uvm phase phase);
92
      endfunction: extract_phase
93
  //-
94
      function void report_phase(uvm_phase phase);
95
      if(fail == 0)
96
      begin
97
       $display
      98
        posedge—RX: negedge——");
99
      $display
100
        PASSED——");
101
       $display
      ("
102
        *************************
        ");
103 uvm_report_info("Scoreboard Report", $sformatf("Trasactions PASS
      = %0d FAIL = %0d", pass, fail), UVM_MEDIUM);
```

```
104
     $display
    ("
105
     *************************
     ");
106
    $display
107
    ("
     ");
108
    $display
    ("
109
     ");
110
    end
111
    else
    begin
112
     $display
113
    114
     posedge—RX: negedge——");
115
    $display
    ( "______TEST
116
     FAILED-----");
117
    $display
    ("
118
     ************************
     ");
```

```
119 uvm_report_info("Scoreboard Report", $sformatf("Trasactions PASS
      = %0d FAIL = %0d", pass, fail), UVM_MEDIUM);
        $display
120
121
      ("
        ************************
        ");
      $display
122
      ("
123
        ");
       $display
124
      ("
125
        ");
126
      end
      endfunction: report_phase
127
128 //-----
129
   endclass: spi_scoreboard
130 //-----
```

I.18 Coverage

## I.18 Coverage

```
1 /*
2 * Author: Deepak Siddharth Parthipan
3 * RIT, NY, USA
4 * Module: coverage
5 */
6 //----
7 class spi coverage extends uvm component;
8 //-----
9
       'uvm_component_utils(spi_coverage)
10
11
     spi_sequence_item c_pkt;
12 //—
13
       covergroup spi_trans_cg;
14
      cp_dut_mosi: coverpoint c_pkt.exp_master_data
15
16
       {
           bins byte7 = \{[0:255]\};
17
18
           bins byte15 = \{[256:65535]\};
           bins byte23 = \{[65536:16777215]\};
19
20
           bins byte31 = \{[16777216:\$]\};
21
    }
22
   endgroup : spi_trans_cg
23 //-----
```

I.18 Coverage

```
24
       function new(string name="spi_covg", uvm_component parent=
         null);
       super.new(name, parent);
25
26
   spi_trans_cg = new();
     endfunction: new
27
28 //---
       function void perform_coverage(spi_sequence_item pkt);
29
30
   this.c_pkt=pkt;
         spi_trans_cg.sample();
31
32
       endfunction : perform_coverage
33 //_____
34 endclass: spi_coverage
35 //-----
```

```
1 /*
2 * Author: Deepak Siddharth Parthipan
3
               RIT, NY, USA
   *
4 * Module: spi_slave_model
5 */
6 //
7 'include "src/spi_defines.v"
8 'include "src/timescale.v"
9 //
10 module spi_slave (
     // Wishbone signals
11
12
     wb_clk_i, wb_rst_i, wb_adr_i, wb_dat_i, wb_dat_o, wb_sel_i,
13
     wb_we_i, wb_stb_i, wb_cyc_i, wb_ack_o, wb_err_o, wb_int_o,
14
     // SPI signals
15
16
     ss_pad_i, sclk_pad_i, mosi_pad_i, miso_pad_o,
17
     //Scan Insertion
18
19
     scan_in0 , scan_en , test_mode , scan_out0); //, reset , clk);
```

20 //

```
// Wishbone signals
21
                                   wb_clk_i; // master
22
    input
       clock input
23
    input
                                   wb_rst_i;
                                                    11
       synchronous active high reset
24
     input
                              [4:0] wb_adr_i;
                                                   // lower
       address bits
                          [32-1:0] wb_dat_i; // databus
25
    input
       input
    output
                           [32-1:0] wb_dat_o;
26
                                              // databus
      output
                                                    // byte
27
     input
                              [3:0] wb_sel_i;
       select inputs
28
     input
                                                    // write
                                   wb_we_i;
     enable input
29
    input
                                   wb_stb_i;
                                                    // stobe/
     core select signal
30
    input
                                                   // valid
                                   wb_cyc_i;
       bus cycle input
                                              // bus
31
     output
                                   wb_ack_o;
       cycle acknowledge output
```

```
32
     output
                                    wb_err_o;
                                                      11
       termination w/ error
33
     output
                                    wb_int_o;
                                                      11
       interrupt request signal output
34
    // SPI signals
35
    input ['SPI_SS_NB-1:0] ss_pad_i; // slave
36
       select
37
                                                 // serial
     input
                                     sclk_pad_i;
       clock
                                    mosi_pad_i;
38
     input
                                                     // master
       out slave in
39
     output
                                                 // master
                                    miso_pad_o;
       in slave out
40
41
     input
                                    scan in0;
                                                    // test
       scan mode data input
                                                     // test
42
     input
                                    scan_en;
       scan mode enable
     input
43
                                    test_mode;
                                                   // test
       mode select
44
     output
                                    scan_out0; // test
       scan mode data output
45
```

```
46
     wire
                                        rx_negedge;
                                                         // slave
        receiving on negedge
47
     wire
                                        tx_negedge;
                                                        // slave
        transmiting on negedge
                                        spi_tx_sel;
48
     wire
                                                         // tx_1
        register select
49
50
     reg
                             [32-1:0] wb dat o;
51
                             [32-1:0] wb_dat;
     reg
52
                                       wb_ack_o;
     reg
53
                                       wb_int_o;
     reg
54
               ['SPI_CTRL_BIT_NB-1:0] ctrl;
     reg
55
     reg
                                       miso_pad_o;
56
57 //
     // Address decoder
58
59
     assign spi_ctrl_sel = wb_cyc_i & wb_stb_i & (wb_adr_i)
        'SPI_OFS_BITS] == 'SPI_CTRL);
60
     assign rx_negedge = ctrl['SPI_CTRL_RX_NEGEDGE];
61
62
     assign tx_negedge = ctrl['SPI_CTRL_TX_NEGEDGE];
63
     assign char_len = ctrl['SPI_CTRL_CHAR_LEN];
64
     assign ie
                = ctrl['SPI_CTRL_IE];
```

```
65
66
     assign spi_tx_sel = wb_cyc_i & wb_stb_i & (wb_adr_i[
        `SPI_OFS_BITS] == `SPI_TX_0);
67 //
68
    // Wb data out
     always @(posedge wb_clk_i or posedge wb_rst_i)
69
70
     begin
71
       if (wb_rst_i)
72
         wb_dat_o \ll 32'b0;
73
      else
74
        wb_dat_o <= wb_dat;
75
     end
76 //
     // Wb acknowledge
77
78
     always @(posedge wb_clk_i or posedge wb_rst_i)
     begin
79
80
       if (wb_rst_i)
```

wb\_ack\_o <= wb\_cyc\_i & wb\_stb\_i & ~wb\_ack\_o;</pre>

81

82

83

84

else

end

wb ack o  $\leftarrow$  1'b0;

```
85 //
      // Wb error
86
87
      assign wb_err_o = 1'b0;
88
89
      // Interrupt
   /* always @(posedge wb_clk_i or posedge wb_rst_i)
90
91
      begin
92
        if (wb_rst_i)
93
          wb_int_o \ll 1'b0;
        else if (ie && !ss_pad_i && last_bit && pos_edge) // there
94
           needs to be rising edge detector
95
          wb_int_o <= 1'b1;
96
        else if (wb_ack_o)
97
          wb int o <= 1'b0;
98
      end*/
99 //
100
      // Ctrl register
101
      always @(posedge wb_clk_i or posedge wb_rst_i)
102
      begin
103
        if (wb_rst_i)
104
          ctrl <= {'SPI_CTRL_BIT_NB{1'b0}};</pre>
```

```
105
        else if (spi_ctrl_sel && wb_we_i && (!(&ss_pad_i))) //!
           ss_pad_i Because during no transfer we go to tristate
           mode
106
          begin
107
             if (wb_sel_i[0])
108
               ctrl[7:0] \leftarrow wb_dat_i[7:0] \mid \{7'b0, ctrl[0]\};
109
             if (wb_sel_i[1])
110
               ctrl['SPI CTRL BIT NB-1:8] \le wb dat i[
                  'SPI\_CTRL\_BIT\_NB - 1:8];
111
          end
112
      end
113 //
114
      always @(posedge(sclk_pad_i && !rx_negedge) or negedge(
         sclk_pad_i && rx_negedge) or posedge wb_rst_i or posedge(
         wb_clk_i && (&ss_pad_i)))
115
      begin
116
        if (wb_rst_i)
          wb_dat \ll 32'b0;
117
118
        else if (!(&ss_pad_i))
119
          wb_dat \le \{wb_dat[30:0], mosi_pad_i\};
120
        else if ((&ss_pad_i) && spi_tx_sel)
121
          wb_dat <= wb_dat_i;
122
         else
```

```
123
     wb_dat <= wb_dat;
     end
124
125 //
     always @(posedge(sclk_pad_i && !tx_negedge) or negedge(
126
        sclk_pad_i && tx_negedge))
     begin
127
128
       miso_pad_o <= wb_dat[31];
129
     end
130 //
131 endmodule
132 //
```

I.20 Test defines

## I.20 Test defines

```
1 //---
2 /*
3
  *
4
   * Author: Deepak Siddharth Parthipan
5
           RIT, NY, USA
6
    * Module: spi tb defines
7
   *
8
  */
  //---
10
       'define LOW 0
       'define HIGH 1
11
12
       parameter CLOCK_PERIOD = 50;
13
14
       parameter RESET_PERIOD = 25;
15
16
       parameter dwidth = 32;
17
       parameter awidth = 32;
18
19
       parameter SPI_RX_0 = 5'h0;
20
       parameter SPI_RX_1 = 5'h4;
21
       parameter SPI_RX_2 = 5'h8;
22
       parameter SPI_RX_3 = 5'hc;
       parameter SPI_TX_0 = 5'h0;
23
```

I.20 Test defines

```
24
       parameter SPI_TX_1 = 5'h4;
25
       parameter SPI_TX_2 = 5'h8;
       parameter SPI_TX_3 = 5'hc;
26
       parameter SPI_CTRL = 5'h10;
27
       parameter SPI_DIVIDE = 5'h14;
28
29
       parameter SPI_SS
                            = 5'h18;
30
31
       logic scan in0, scan in1, scan en, test mode;
32
       logic clock, rstn;
       logic [7:0] ss;
33
       logic [31:0] q;
34
       logic sclk, mosi, miso;
35
       logic tip;
36
37
       typedef virtual spi_if spi_vif;
38
39 //-
```